### STATISTICAL CHARGE-BASED MODELING OF 1/F NOISE IN STANDARD AND HIGH-VOLTAGE MOS TRANSISTORS

Nikolaos Mavredakis

Dipl. Eng., MSc.

A dissertation submitted in partial fulfillment of the requirements for the degree of Doctor of Philosophy to the School of Electronic & Computer Engineering, Technical University of Crete Chania, April 2016

Examinatory Committee:

Associate Professor Matthias Bucher, Supervisor Professor Costas Balas, Co-Supervisor Professor Charalambos Dimitriadis, Co-Supervisor Professor Konstantinos Kalaitzakis Professor Christian Enz Professor Alexis Birbas Professor Gérard Ghibaudo



#### Acknowledgements

The present work has been accomplished under partial financial support from the Compact Modeling Network project of the European Union, Grant Nr. 218255, and of the NANOsympraxis project of the Greek Secretariat of Research and Technology (GSRT), with Contract Nr.  $09\Sigma\Upsilon$ N-42-998, co-financed by the European Regional Development Fund (ERDF) and Greek national funds.

I would like to express my special appreciation and thanks to my supervisor Professor Matthias Bucher, who has been a tremendous mentor for me over the last 10 years. Our initial collabration is dated back to my Undergraduate thesis, continued through my Master Thesis and ended up with this work. All over these years his continuous support of my work on research, his patience, motivation, and immense knowledge was priceless. Without his invaluable guidance and encouragement, I do not believe I would have achieved anything in my research as well as in my career so far. I could not have imagined having a better advisor and mentor for my Ph.D study.

I would also like to thank Professors Costas Balas and Charalambos Dimitriadis who accepted being co-supervisors of this Thesis. I am grateful for their insightful comments and encouragement. Professor Dimitriadis' significant work on device modeling research has helped me in many ways.

Special thanks go to the rest of the members of the examination committee, Professors Christian Enz, Gérard Ghibaudo, Alexis Birbas and Konstantinos Kalaitzakis for their participation and constructive comments. Professor Ghibaudo has been a pioneer investigating low frequency noise in MOSTs and the outstanding conclusions of his research have contributed critically to this subject. The entire charge-based modeling work on low frequency noise in this Thesis is based on Professor Enz' former research and without his contribution I would not have been able to deeply comprehend the 1/f noise physics in MOS devices.

Special mention goes to Dr. Antonios Bazigos for his scientific advice and knowledge on device modeling especially in the first steps of my research.

Similarly, I am grateful to Dr. Predrag Habas of EM Microelectronic-Marin SA in Switzerland, not only for the valuable data provided but also for the great cooperation which led to a number of essential publications during this work.

During the years of my research, I had the opportunity to work at two very important companies. Firstly, at AustriaMicrosystems AG in Austria and I am hugely grateful to Mr Ehrenfried Seebacher and his group for being so friendly and helpful. Secondly, at AdMOS in Germany and special thanks go to Dr. Thomas Gneiting for his willingness to provide whatever necessary in order to accomplish the tasks of my work. It was him and Professor Roland Friedrich who designed the measurement set-up for 1/f noise measurement in HV-MOSFETs.

As far as my labmates in the the microelectronics group of the Electronics laboratory of Technical University of Crete, there are no words to describe my gratitude for their support all over these years. I could never forget our stimulating discussions, our collaboration and of course all the sleepless night we were working together before deadlines. So, Nikos Makris, Angelos Antonopoulos, Konstantinos Papathanasiou and George Gyroukis I would like to thank you from the depth of my heart for having the chance to meet and work with you.

I would like to thank my beloved family, without their continuous support and encouragement I never would have been able to achieve my goals.

Finally, my dearest fiancee Ioanna words can not describe how blessed I feel to have you in my life. You have selflessly given more to me than I ever could have asked for.

#### Abstract

Nowadays, analog and RFIC applications are exclusively been designed by CMOS technology because of many advantages such as the high level of integration, the low cost and low consumption that it offers. The achievement of integration on a single chip (SoC) both for analog and digital systems triggered a great boost in the domination of CMOS especially with the downscaling of MOSFET dimensions. Apart from conventional CMOS, HV-MOS process is also widely used in specific applications such as automotive industry, scientific and medical applications and consumer electronics. The latter kind of power applications created the need of the usage of power devices such as HV-MOSFETs and nowadays in circuit design, high-voltage parts are integrated together with low-voltage modules. Nevertheless, the performance of both CMOS and HV-MOS design can be limited by low frequency noise (LFN) which becomes really significant in state of the art technologies because it is inversely proportional to channel area. Despite the fact that is dominant for lower frequencies below the corner frequency, it can prove to be a significant hurdle even for high-frequency (RF) applications due to its up conversion in phase noise in VCO design for example. Furthermore, in advanced ultradeep nano-scaled transistors, corner frequencies of several MHz can be noticed and thus analog designers can not ignore LFN. As far as HV-MOSFETs are concerned, circuits such as oscillators, analog baseband and bandgap reference can be limited by LFN. In general, it affects any kind of MOS device but it can also be used as an effective way to evaluate the quality and reliability of a MOS transistor.

LFN is distinguished into two kinds; random telegraph signal (RTS) noise and flicker or 1/f noise. RTS noise is created by the generation-recombination process or trapping/detrapping mechanism at the silicon oxide interface. Each such trap can create an RTS in time domain or a Lorentzian-like spectrum in frequency domain. RTS noise prevails in smaller area transistors where the traps are only few. In larger devices, on the other hand, the number of traps is quite large and the superposition of Lorentzian spectra can lead to 1/f behavior and thus it creates 1/f noise. This connection of RTS with 1/f noise is fully described by carrier number fluctuation effect which constitutes one of the main 1/f noise generators in MOS devices. Two other phenomena create 1/f noise and these are mobility fluctuation and series resistance effects. It is experimentally shown that each of these effects is dominant under different operating conditions.

Mean value and variability of LFN are both area- and bias-dependent. Variability increases as device dimensions shrink bearing similarity with the behavior of mean value noise. The same trend can be observed in the bias-dependence of 1/f noise variability. Carrier number fluctuation effect has been proven to increase normalized flicker noise  $WL * S_{ID}/I_D^2$  at 1 Hz, in moderate and strong inversion and the same is

confirmed for its variability while mobility fluctuation effect is considered responsible for the increase of normalized 1/f noise in weak inversion and its variability also increases there. This bias-dependence of flicker noise variability is of great concern especially since the downscaling of advanced nanotechnologies has led to circuit operation in moderate or even in weak inversion.

Flicker noise in HV-MOSFETs is expected to be generated by the same causes as in conventional MOSFETs since the same operating principles rule both kind of these MOS devices due to the existence of the oxide interface. Thus, it is experimentally shown that in the LV or channel part of the HV-MOSFET, carrier number fluctuation, mobility fluctuation and series resistance effects are the main contributors to 1/f noise. This was already known and the main question was if any similar effect is observed in drift region. Our analysis showed that the extension of gate oxide in the surface of drift region, causes a similar carrier number fluctuation effect which can give rise to 1/f noise. This noise becomes significant under linear region and strong inversion regime of long channel transistors since only under these conditions it reaches a similar level as the noise generated in the channel.

Because of the significant impact of LFN in advanced analog and RF circuit design, the usage of correct, physics-based, compact models both for mean value and statistical behavior of LFN has become essential for noise simulation. Within the context of this Thesis, a charge-based compact model both for the mean-value and the variability of 1/f noise was implemented, validated at an experimental 180 nm CMOS process with measurements in our lab and appended in the charge-based EKV3 compact MOSFET model. The mean value model was also tested at an 90 nm CMOS process provided by the industry while the variability model was also tested at an 140 nm CMOS process. The analytical, charge-based approach for 1/f noise statistics is directly related to the physical effects that generate 1/f noise in MOS devices and this is something proposed for the first time. A similar charge-based 1/f noise compact model is proposed for the first time for HV-MOSFETs after exploring and locating new noise sources that arise from the drift region of the device. An expression for the variability of 1/f noise arising from the channel of HV-MOSFETs is also proposed but is not validated since sufficient statistical data were not available. The mean value model was validated with data from an 350 nm HV-MOS process provided by ams AG. Measurements were performed by us in a new 1/f noise measurement set-up specialized for HV-MOSFETs and provided by AdMOS. Characterization of 1/f noise data in all the above cases confirms the existing theory while the developed 1/f noise models both for CMOS and HV-MOS technologies give qualitively good results over a wide range of area and operating conditions.

#### Περίληψη

Στις μέρες μας, οι εφαρμογές αναλογικών και ολοκληρωμένων κυκλωμάτων πολύ υψηλών συχνοτήτων (RFIC) σχεδιάζονται αποκλειστικά με τεχνολογία CMOS εξαιτίας των πολλών πλεονεχτημάτων που προσφέρει όπως το υψηλό επίπεδο ολοχλήρωσης, το χαμηλό χόστος και η χαμηλή κατανάλωση. Η επίτευξη της ολοκλήρωσης σε ένα μόνο chip (SoC) τόσο αναλογικών όσο και ψηφιακών συστημάτων, πυροδότησε μία σπουδαία ώθηση για την χυριαρχία των CMOS τεχνολογιών ειδιχότερα με την μειώση των διαστάσεων των MOSFET διατάξεων. Εχτός από τη συμβατική CMOS τεχνολογία, η HV-MOS τεχνολογία χρησιμοποιείται επίσης ευρέως σε συγκεκριμένες εφαρμογές όπως στη βιομηχανία αυτοχινήτων, σε επιστημονιχές και ιατριχές εφαρμογές και σε ηλεχτρονικά είδη ευρείας κατανάλωσης. Αυτού του είδους οι εφαρμογές ισχύος δημιούργησαν την ανάγκη της χρήσης διατάξεων ισχύος όπως τα HV-MOSFETs και έτσι στις μέρες μας στη σχεδίαση χυχλωμάτων, τα τμήματα υψηλής τάσης ενός χυχλώματος ολοχληρώνονται μαζί με αυτά χαμηλής τάσης. Παρόλ'αυτά, η απόδοση τόσο της CMOS όσο και της HVMOS σχεδίασης μπορεί να περιοριστεί από το θόρυβο χαμηλών συχνοτήτων (LFN) που γίνεται ιδιαίτερα σημαντικός σε σύγχρονες τεχνολογίες μιας και είναι αντιστρόφως ανάλογως με το μήκος του καναλιού. Παρά το γεγονός ότι είναι κυρίαρχος για χαμηλότερες συχνότητες κάτω από την γωνιαχή συχνότητα, μπορεί να αποδειχθεί ότι είναι ένα σημαντιχό εμπόδιο αχόμα χαι για εφαρμογές υψηλής συχνότητας (RF) εξαιτίας της μετατροπής του σε θόρυβο φάσης στη σχεδίαση ταλαντωτών τάσης (VCO) για παράδειγμα. Επιπλέον, σε προηγμένα, πολύ μικρού μήκους καναλιού, τρανζίστορ, μπορούν να παρατηρηθούν γωνιαχές συχνότητες αρχετών MHz χαι χατά συνέπεια οι σχεδιαστές αναλογιχών χυχλωμάτων δεν μπορούν να αγνοήσουν τον LFN. Όσον αφορά στα HV-MOSFETs, χυχλώματα όπως ταλαντωτές, αναλογικά κυκλώματα μέσης ζώνης και κυκλώματα αναφοράς bandgap μπορούν να επηρεαστούν απο τον LFN. Γενικότερα, επηρεάζει κάθε είδος MOS διάταξης αλλά επίσης μπορέι να χρησιμοποιηθεί ως ένας αποτελεσματικός τρόπος για να αξιολογηθεί η ποιότητα και η αξιοπιστία ενός MOS τρανζίστορ.

Ο θόρυβος χαμηλής συχνότητας διαχωρίζεται σε δύο είδη; σε θόρυβο τυχαίων τηλεγραφικών σημάτων (RTS) και σε 1/f ή flicker θόρυβο. Ο RTS θόρυβος προκαλείται από την διεργασία δημιουργίας-ανασυνδιασμού ή μηχανισμό παγίδευσης/ελε υθέρωσης στη διεπαφή του οξιδίου του πυρητίου. Κάθε τέτοια παγίδα μπορεί να δημιουργήσει ένα RTS σήμα στο πεδίο του χρόνου ή ένα Lorentzian φάσμα στο πεδίο της συχνότητας. Ο RTS θόρυβος επικρατεί σε τρανζίστορ μικρότερης επιφάνειας όπου ο αριθμός των παγίδων είναι αρκετά μικρός. Από την άλλη μεριά, σε διατάξεις μεγαλύτερης επιφάνειας, ο αριθμός των παγίδων είναι αρκετά μεγάλος και η υπέρθεση των Lorentzian φασμάτων μπορεί να οδηγήσει σε 1/f συμπεριφορά και έτσι να δημιουργήσει 1/f θόρυβο. Αυτή η σύνδεση μεταξύ RTS και 1/f θορύβου περιγράφεται πλήρως από το φαινόμενο διακύμανσης του αριθμού των φορέων το οποίο αποτελεί μία απο τις βασικές πηγές δημιουργίας 1/f θορύβου σε MOS διατάξεις. Δύο άλλα φαινόμενα δημιουργούν 1/f θόρυβο και αυτά είναι το φαινόμενο της σιαχής αντίστασης.

Η μέση τιμή και η μεταβλητότητα του θορύβου χαμηλών συχνοτήτων είναι εξαρτώμενες τόσο από την επιφάνεια όσο και από τις συνθήκες πόλωσης του τρανζίστορ. Η μεταβλητότητα αυξάνει όσο οι διαστάσεις της διάταξης μειώνονται ενώ παρόμοια συμπεριφορά παρουσιάζει και η μέση τιμή του θορύβου. Η ίδια τάση μπορεί να παρατηρηθεί όσον αφορά την εξάρτηση της μεταβλητότητας του 1/f θορύβου από την πόλωση. Το φαινόμενο διακύμανσης του αριθμού των φορέων έχει αποδειχθεί ότι αυξάνει τον κανονικοποιημένο 1/f θόρυβο  $WL * S_{ID}/I_D^2$  στο 1 Hz, στη μεσαία και ισχυρή αντιστροφή ενώ το ίδιο επιβεβαιώνεται και για την μεταβλητότητα του ενώ το φαινόμενο της διακύμανσης της κινητικότητας θεωρείται υπεύθυνο για την αύξηση του κανονικοποιημένου 1/f θορύβου στην ασθενή αντιστροφή και η μεταβλητότητα του επίσης αυξάνει εκεί. Αυτή η εξάρτηση από την πόλωση του flicker θορύβου είναι ιδιαίτερα σημαντική ειδικά αφού η μείωση του μήκους καναλιού σε προηγμένες νανοτεχνολογίες έχει οδηγήσει τη λειτουργία των κυκλωμάτων σε μέτρια ή ακόμα και σε ασθενή αντιστροφή.

Ο flicker θόρυβος στα HV-MOSFETs αναμένεται να δημιουργείται από τις ίδιες αιτίες όπως και στα συμβατικά MOSFETs μιας και οι ίδιες αρχές λειτουργίας διέπουν και τα δύο είδη αυτών των MOS διατάξεων εξαιτίας της ύπαρξης της διεπαφής οξιδίου. Έτσι, δείχνεται πειραματικά ότι στο LV τμήμα ή τμήμα καναλιού του HV-MOSFET, τα φαινόμενα διακύμανσης του αριθμού των φορέων, διακύμανσης της κινητικότητας και της σειριακής αντίστασης είναι οι βασικόι συνεισφέροντες του 1/f θορύβου. Αυτό ήταν ήδη γνωστό και το βασικό ερώτημα ήταν αν κάποιο παρόμοιο φαινόμενο παρατηρείται στην drift περιοχή. Η ανάλυση μας έδειξε ότι η επέκταση του οξιδίου της πύλης στην επιφάνεια της drift περιοχής, προκαλεί ένα παρόμοιο φαινόμενο διακύμανσης του αριθμού των φορέων που μπορεί να προκαλέσει 1/f θόρυβο. Αυτός ο θόρυβος γίνεται σημαντικός σε γραμμική περιοχή λειτουργίας και ισχυρή αντιστροφή σε τρανζίστορ μεγάλου μήκους καναλιού μιας και μόνο υπό αυτές τις συνθήκες γίνεται συγκρίσιμος με τον θόρυβο που προέρχεται από το κανάλι.

Εξαιτίας της σημαντικής επίδρασης του LFN σε προηγμένη σχεδίαση αναλογικών και RF κυκλωμάτων, η χρήση σωστών, βασισμένων στη φυσική, συμπαγών μοντέλων τόσο για τη μέση τιμή όσο και για την στατιστική συμπεριφιρά του LFN έχει γίνει αναγκαία για τις ανάγκες προσομείωσης θορύβου. Στα πλαίσια αυτής της διατριβής, ένα συμπαγές, βασισμένο στα φορτία, μοντέλο τόσο για τη μέση τιμή όσο και για την μεταβλητότητα του 1/f θορύβου αναπτύχθηκε, επικυρώθηκε για μια πειραματική 180 nm CMOS τεχνολογία με μετρήσεις στο εργαστήριο μας και προσαρτήθηκε στο EKV3 συμπαγές μοντέλο για MOSFET. Το μοντέλο μέσης τιμής δοχιμάστηχε επίσης σε μία 90 nm CMOS τεχνολογία που μας έγινε διαθέσιμη απο τη βιομηχανία ενώ το μοντέλο μεταβλητότητας δοχιμάστηχε επίσης σε μία 140 nm CMOS τεχνολογία. Η αναλυτική, βασισμένη στα φορτία, προσέγγιση της στατιστικής του 1/f θορύβου συνδέεται άμεσα με τα φυσικά φαινόμενα που δημιουργούν 1/f θόρυβο σε MOS διατάξεις και αυτό είναι κάτι που προτείνεται για πρώτη φορά. Ένα παρόμοιο, βασισμένο στα φορτία, συμπαγές μοντέλο 1/f θορύβου προτείνεται για πρώτη φορά για τα HV-MOSFETs μετά από τη διερεύνηση και τον εντοπισμό νέων πηγών θορύβου που προκύπτουν από την περιοχή drift της διάταξης. Μία έχφραση για τη μεταβλητότητα του 1/f θορύβου, που προέρχεται από το κανάλι των HV-MOSFETs, επίσης προτείνεται αλλά δεν ήταν δυνατό να επικυρωθεί λόγω έλλειψης επαρκούς αριθμού δεδομένων. Το μοντέλο μέσης τιμής επικυρώθηκε για δεδομένα από μία 350 nm HV-MOS τεχνολογία που μας παρέιχε η εταιρία ams AG. Οι μετρήσεις πραγματοποιήθηκαν από εμάς με ένα καινούριο σύστημα μετρήσεων 1/f θορύβου εξειδικευμένο σε HV-MOSFETS που μας παρείχε η εταιρία AdMOS. Ο χαρακτηρισμός των δεδομένων 1/f θορύβου σε όλες τις παραπάνω περιπτώσεις επιβεβαιώνει την υπάρχουσα θεωρία ενώ τα μοντέλα 1/f θορύβου που αναπτύξαμε τόσο για CMOS όσο και για HV-MOS τεχνολογίες δίνουν πολύ ποιοτικά αποτελέσματα για ένα ευρύ φάσμα επιφανειών και συνθηκών λειτουργίας.

# **List of Publications**

## **Scientific Journals**

- N. Mavredakis, N. Makris, P. Habas, and M. Bucher, "Charge-Based Compact Model for Bias-Dependent Variability of 1/f Noise in MOSFETs," *IEEE Trans. Electron Devices*, 2016, Submitted.
- N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Methodology for 1/f Noise Parameter Extraction for High Voltage MOSFETs," *Solid State Electronics*, Vol. 103, pp 202-208, January 2015.
- N. Mavredakis, M. Bucher, R. Friedrich, A. Bazigos, F. Krummenacher, J. M. Sallese, T. Gneiting, W. Pflanzl, and E. Seebacher, "Measurements and Compact Modeling of 1/f Noise in HV-MOSFETs," *IEEE Trans. Electron Devices*, Vol. 60, No. 2, pp 670-676, February 2013.
- 4. A. Antonopoulos, M. Bucher, K. Papathanasiou, N. Makris, N. Mavredakis, R. K. Sharma, P. Sakalas, M. Schroter, "Modeling of High Frequency Noise of Silicon MOS Transistors for RFIC Design," *International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, special issue on Modeling of high-frequency silicon transistors*, Vol. 27, Issue 506, pp 802-811, 2014.
- A. Antonopoulos, M. Bucher, K. Papathanasiou, N. Mavredakis, N. Makris, R. K. Sharma, P. Sakalas, M. Schroter, "CMOS Small-Signal and Thermal Noise Modeling at High Frequencies," *IEEE Trans. Electron Devices*, Vol. 60, No. 11, November 2013.

### **International Conferences**

- 1. N. Mavredakis, and M. Bucher, "Compact Model for Variability of Low Frequency Noise due to Number Fluctuation Effect" to be presented in *46th Europ. Solid-State Device Res. Conf. (ESSDERC)*, Lausanne, Switzerland, September 12-15, 2016.
- N. Mavredakis, W. Pflanzl, E. Seebacher, T. Gneiting, and M. Bucher, "Analysis of Drain Bias Dependence of 1/f Noise in HV-MOSFETs," in 23rd Int. Conf. on Noise and Fluctuations (ICNF), Xian, China, June 2-6, 2015.

- 3. N. Mavredakis, P. Habas, A. Acovic, R. Meyer, and M. Bucher, "Variability of Low Frequency Noise in Moderately-Sized MOSFETs a Model for the Area and Gate Voltage-Dependence," in 23rd Int. Conf. on Noise and Fluctuations (ICNF), Xian, China, June 2-6, 2015.
- N. Mavredakis, A. Antonopoulos, and M. Bucher, "Measurement and Modeling of 1/f Noise in 180nm NMOS and PMOS Devices," in *Proc. 5th European Conf. on Circuits* & Systems for Communications (ECCSC), pp. 86-89, Belgrade, Serbia, November 23-25, 2010.
- N. Mavredakis, A. Antonopoulos, and M. Bucher, "Bias Dependence of Low Frequency Noise in 90nm CMOS," in *Proc. NSTI-Nanotech/Microtech*, vol. 2, pp. 805-808, Anaheim, California, June 21-25, 2010.
- K. Fellas, N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Simple 1/f Noise Parameter Extraction Method for High-Voltage MOSFETs," in 29th Int. Conf. on Microelectronics (MIEL 2014), pp. 89-92, Belgrade, Serbia, May 12-15, 2014.
- R.K. Sharma, A. Antonopoulos, N. Mavredakis, M. Bucher, "Impact of Design Engineering on RF linearity and Noise Performance of Nanoscale DG SOI MOSFETs," in *14th Int. Conf. on Ultimate Integration of Silicon, (ULIS 2013)*, pp 145-148, Warwick, UK, March 19-21, 2013.
- R.K. Sharma, A. Antonopoulos, N. Mavredakis, M. Bucher, "Analog/RF Figures of Merit of Advanced DG MOSFETs," in 8th Caribbean Conf. on Devices, Circuits and Systems, (ICCDCS 2012), pp 1-4, Mexico, March 14-17, 2012.

# Contents

| 1 | Intr | oductio | n            |                                         | 1  |
|---|------|---------|--------------|-----------------------------------------|----|
|   | 1.1  | Noise   | and its Im   | pact on Microelectronics                | 1  |
|   | 1.2  | Histor  | ical Backg   | round of Semiconductors Evolution       | 2  |
|   | 1.3  | Thesis  | Motivatio    | n and Structure                         | 4  |
| 2 | Basi | ic MOS  | FET Devi     | ce Physics                              | 6  |
|   | 2.1  | Low-V   | /oltage MC   | <b>DSFET</b>                            | 6  |
|   |      | 2.1.1   | General      | Considerations                          | 6  |
|   |      | 2.1.2   | <b>MOSFE</b> | <b>Γ</b> Structure and Operation        | 6  |
|   |      |         | 2.1.2.1      | The Two Terminal MOS Structure          | 9  |
|   |      |         | 2.1.2.2      | The Four Terminal MOS Structure         | 12 |
|   |      | 2.1.3   | Basic M      | OSFET Effects                           | 15 |
|   |      | 2.1.4   | EKV3 C       | harge-Based Model                       | 19 |
|   |      |         | 2.1.4.1      | Introduction                            | 19 |
|   |      |         | 2.1.4.2      | Charge Model                            | 20 |
|   |      |         | 2.1.4.3      | Current-Transconductances Model         | 22 |
|   | 2.2  | High-   | Voltage M    | OSFET                                   | 25 |
|   |      | 2.2.1   | General      | Considerations                          | 25 |
|   |      | 2.2.2   | High-Vo      | Itage MOSFET Architectures              | 25 |
|   |      |         | 2.2.2.1      | Drain-Extended MOSFET (DEMOS)           | 25 |
|   |      |         | 2.2.2.2      | Lateral double-Diffused MOSFET (LDMOS)  | 26 |
|   |      |         | 2.2.2.3      | Vertical double-Diffused MOSFET (VDMOS) | 27 |
|   |      | 2.2.3   | HV-MOS       | SFET Operation                          | 27 |
|   |      | 2.2.4   | Basic Hi     | gh-Voltage MOSFET Effects               | 29 |
|   |      | 2.2.5   | Charge-I     | Based High-Voltage Model                | 33 |
| 3 | Low  | -Frequ  | ency Nois    | e in MOSFETs                            | 37 |
|   | 3.1  | Introd  | uction       |                                         | 37 |
|   | 3.2  | Noise   | as a Stoch   | astic Signal                            | 38 |
|   | 3.3  | Noise   | Sources in   | MOSFETs                                 | 39 |
|   |      | 3.3.1   | Thermal      | Noise                                   | 39 |

|   |     | 3.3.2   | Shot Noi            | se                                               | 40  |
|---|-----|---------|---------------------|--------------------------------------------------|-----|
|   |     | 3.3.3   | Generatio           | on-Recombination (RTS) Noise                     | 40  |
|   |     | 3.3.4   | Flicker N           | loise                                            | 41  |
|   | 3.4 | Flicker | r Noise Mo          | odeling in MOSFETs                               | 42  |
|   |     | 3.4.1   | General G           | Considerations                                   | 42  |
|   |     | 3.4.2   | A Genera            | alized Noise Modeling Methodology in MOSFETs     |     |
|   |     |         | - EKV3 /            | Approach                                         | 43  |
|   |     | 3.4.3   | Carrier N           | Iumber Fluctuation Effect                        | 44  |
|   |     |         | 3.4.3.1             | Basic Physics-Relation with RTS Noise            | 44  |
|   |     |         | 3.4.3.2             | Existing Approaches                              | 47  |
|   |     | 3.4.4   | Mobility            | Fluctuation Effect                               | 54  |
|   |     | 3.4.5   | Series Re           | esistance Effect                                 | 55  |
|   |     | 3.4.6   | Charge-E            | Based 1/f Noise Model - EKV Implementation       | 56  |
|   |     | 3.4.7   | 1/f Noise           | Measurement Set-up                               | 57  |
|   |     | 3.4.8   | Results-I           | Discussion                                       | 60  |
|   | -   |         |                     |                                                  | (0) |
| 4 | Low | -Freque | ency Noise          | e in HV-MOSFETS                                  | 69  |
|   | 4.1 | Introdu | iction              |                                                  | 69  |
|   | 4.2 | I/f No  | ise Sources         | s in HV-MOSFETs - Basic Physics                  | 70  |
|   | 4.3 | A Con   | iplete Chai         | rge-Based 1/f Noise Compact                      | 70  |
|   |     | Model   | for LDMC            |                                                  | 72  |
|   |     | 4.3.1   | General C           |                                                  | 12  |
|   |     | 4.3.2   | I/I NOISE           | Measurement Set-up at High $v_{DS}$              | 12  |
|   |     | 4.3.3   | Model In            |                                                  | 74  |
|   |     |         | 4.3.3.1             | Experimental Data Description                    | 15  |
|   |     |         | 4.3.3.2             |                                                  | 70  |
|   |     | 121     | 4.3.3.3             | Kesuits                                          | 19  |
|   |     | 4.3.4   | Analysis<br>Model W | of $v_D$ Dependence of 1/1 Noise in HV-WOSFETS - | 02  |
|   |     |         |                     |                                                  | 00  |
|   |     |         | 4.3.4.1             | Pagulta                                          | 00  |
|   |     | 135     | 4.5.4.2<br>Methodo  | Logy for 1/f Noise Parameter Extraction for High | 05  |
|   |     | 4.5.5   | Voltage M           | MOSEET                                           | 80  |
|   |     |         | 1351                | Simple 1/f Noise Parameter Extraction Method for | 09  |
|   |     |         | 4.3.3.1             | the LV part of LDMOSEETs                         | 00  |
|   |     |         | 4352                | Complete 1/f Noise Parameter Extraction Method   | 70  |
|   |     |         | 4.3.3.2             | for LDMOSFETs                                    | 95  |
|   | 4.4 | Conclu  | isions              |                                                  | 107 |
|   |     | Conch   |                     |                                                  | 107 |
| 5 | Low | -Frequ  | ency Noise          | e Variability Modeling in MOSFETs                | 110 |
|   | 5.1 | Introdu | uction              |                                                  | 110 |
|   | 5.2 | Existir | ng Approac          | ches                                             | 112 |

|        | 5.3                                            | A Charge-Based Compact Model for 1/f Noise Variability in MOS                                                                           | S-                                                                                                           |  |
|--------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|
|        |                                                | FETs                                                                                                                                    | 113                                                                                                          |  |
|        |                                                | 5.3.1 General Considerations                                                                                                            | 113                                                                                                          |  |
|        |                                                | 5.3.2 Devices and Measurements                                                                                                          | 113                                                                                                          |  |
|        |                                                | 5.3.3 Model Implementation for LV-MOSFETs                                                                                               | 116                                                                                                          |  |
|        |                                                | 5.3.3.1 Physical 1/f Noise Ln-Mean Value Model Extrac                                                                                   | ction116                                                                                                     |  |
|        |                                                | 5.3.3.2 Statistical 1/f Noise Model                                                                                                     | 118                                                                                                          |  |
|        |                                                | 5.3.3.3 Results                                                                                                                         | 123                                                                                                          |  |
|        |                                                | 5.3.4 Model Implementation for HV-MOSFETs                                                                                               | 130                                                                                                          |  |
|        | 54                                             | Conclusions                                                                                                                             | 132                                                                                                          |  |
|        | 5.1                                            |                                                                                                                                         | 152                                                                                                          |  |
| 6      | Con                                            | clusions                                                                                                                                | 133                                                                                                          |  |
| 6<br>A | Con<br>Emp                                     | clusions<br>birical Model for Low Frequency Noise Variability in Modera                                                                 | 133<br>133                                                                                                   |  |
| 6<br>A | Con<br>Emp<br>Size                             | clusions<br>birical Model for Low Frequency Noise Variability in Modera<br>d MOSFETs                                                    | 133<br>133<br>1tely<br>136                                                                                   |  |
| 6<br>A | Con<br>Emp<br>Size<br>A.1                      | clusions<br>pirical Model for Low Frequency Noise Variability in Modera<br>d MOSFETs<br>Introduction                                    | <b>133</b><br><b>itely</b><br><b>136</b><br>136                                                              |  |
| 6<br>A | Con<br>Emp<br>Size<br>A.1<br>A.2               | clusions<br>birical Model for Low Frequency Noise Variability in Modera<br>d MOSFETs<br>Introduction                                    | <b>133</b><br><b>itely</b><br><b>136</b><br>136<br>137                                                       |  |
| 6<br>A | Con<br>Emp<br>Size<br>A.1<br>A.2<br>A.3        | clusions pirical Model for Low Frequency Noise Variability in Modera d MOSFETs Introduction Model Implementation Results and Discussion | <b>133</b><br><b>itely</b><br><b>136</b><br><b>136</b><br><b>137</b><br><b>137</b><br><b>137</b>             |  |
| 6<br>A | Con<br>Emp<br>Size<br>A.1<br>A.2<br>A.3<br>A.4 | clusions pirical Model for Low Frequency Noise Variability in Modera d MOSFETs Introduction                                             | <b>133</b><br><b>133</b><br><b>136</b><br><b>136</b><br><b>136</b><br><b>137</b><br><b>137</b><br><b>139</b> |  |

# **List of Figures**

| 2.1  | NMOS-PMOS circuit symbols                                                   | 7  |
|------|-----------------------------------------------------------------------------|----|
| 2.2  | Cross-section of an NMOS device                                             | 8  |
| 2.3  | Cross-section of a PMOS device                                              | 9  |
| 2.4  | Cross-section of a MOS capacitor                                            | 9  |
| 2.5  | MOS capacitor analysis                                                      | 10 |
| 2.6  | NMOSFET operation regions                                                   | 11 |
| 2.7  | Complete four terminal NMOSFET 1                                            | 13 |
| 2.8  | NMOS in saturation region                                                   | 14 |
| 2.9  | Transfer and output characteristics of NMOS 1                               | 15 |
| 2.10 | Normalized inversion charge vs. surface potential for different gate        |    |
|      | voltage values                                                              | 21 |
| 2.11 | Forward and reverse drain current components                                | 23 |
| 2.12 | Normalized transconductance versus inversion coefficient 2                  | 24 |
| 2.13 | Schematic of the DEMOS device                                               | 25 |
| 2.14 | Schematic of LDMOS device                                                   | 26 |
| 2.15 | Schematic of VDMOS device                                                   | 27 |
| 2.16 | Detailed representation of LDMOS device                                     | 28 |
| 2.17 | K point potential behavior                                                  | 29 |
| 2.18 | Output characteristic of a HV-MOSFET 3                                      | 30 |
| 2.19 | self-heating effect                                                         | 31 |
| 2.20 | Impact ionization effect                                                    | 32 |
| 2.21 | Lateral non-uniform doping in both LV and HV-MOSFETs 3                      | 33 |
| 2.22 | Schematic of HV-MOSFET compact model                                        | 33 |
| 2.23 | Two dimensional approach of a HV-MOSFET                                     | 34 |
| 2.24 | Linearization of $q_k$ and $\psi_k$                                         | 34 |
| 2.25 | Transfer a) and output characteristics (b) are shown for long $50V$         |    |
|      | transistors. $I_D$ vs. $V_G$ is shown in linear and logarithmic scale. Mea- |    |
|      | surement (markers), model (lines)                                           | 36 |
| 2.26 | Transfer (a) and output characteristics (b) are shown for short $50V$       |    |
|      | transistors. $I_D$ vs. $V_G$ is shown in linear and logarithmic scale. Mea- |    |
|      | surement (markers), model (lines)                                           | 36 |

| 3.1  | Current fluctuation in a resistor                                                           | 38 |
|------|---------------------------------------------------------------------------------------------|----|
| 3.2  | Drain current PSD in a MOSFET                                                               | 39 |
| 3.3  | An electron being trapped in a MOSFET oxide                                                 | 41 |
| 3.4  | Input referred noise voltage source and equivalent output referred                          |    |
|      | noise current source                                                                        | 43 |
| 3.5  | MOSFET cross-section with a local current noise source                                      | 44 |
| 3.6  | Drain current RTS noise in time domain                                                      | 45 |
| 3.7  | Lorentzian PSD                                                                              | 46 |
| 3.8  | Superposition of 5 Lorentzians gives 1/f                                                    | 46 |
| 3.9  | $K_D _{\Delta N}$ vs. <i>IC</i> for an NMOS with $W = 2 \mu m$ , $NF = 40$ , $L = 70 nm$    |    |
|      | in a) saturation and b) linear region. FBP stands for Equation 3.33,                        |    |
|      | Langevin for 3.37 and Complete Model for 3.38.                                              | 53 |
| 3.10 | $K_D \mid_{A\mu}$ vs. <i>IC</i> for an NMOS with $W = 2 \mu m$ , $NF = 40$ , $L = 70 nm$ in |    |
|      | both saturation and linear region. Equation 3.43.                                           | 55 |
| 3.11 | $K_D \mid_{AR}$ vs. <i>IC</i> for an NMOS with $W = 2 \mu m$ , $NF = 40$ , $L = 70 nm$ in   |    |
|      | both saturation and linear region. Equation 3.46.                                           | 56 |
| 3.12 | 1/f noise measurement set-up a) basic diagram and b) complete set-                          |    |
|      | up with all instruments and interconnections                                                | 58 |
| 3.13 | Measured noise $S_{ID}$ vs. frequency for an NMOS with $W = 10 \mu m$ ,                     |    |
|      | $L = 180 nm$ at saturation region ( $V_D = 1.2 V$ ) for different gate volt-                |    |
|      | age values $(V_G = 0.35, 0.4, 0.5, 0.6, 0.8, 1.2, 1.8V)$ .                                  | 59 |
| 3.14 | Procedure followed to extract average 1/f noise at $1Hz$                                    | 59 |
| 3.15 | PSD of 1/f noise at 1 $H_z$ a,b) in drain current $S_{ID} * f$ , and c,d) di-               |    |
|      | vided with the square of drain current $S_{ID}/I_D^2 * f$ vs. inversion coeffi-             |    |
|      | cient <i>IC</i> from weak to strong inversion at linear $( V_{DS}  = 50 \text{ mV})$ and    |    |
|      | saturation ( $ V_{DS}  = 1.2, 0.6, 0.3V$ ) modes. NMOS (left) and PMOS                      |    |
|      | (right) transistors, with $W = 5 \mu m$ and $L = 2 \mu m$ are shown for both                |    |
|      | measurement (markers) and model (lines).                                                    | 61 |
| 3.16 | PSD of 1/f noise at 1 $Hz$ in gate voltage normalized with area $S_{VG}$ *                  |    |
|      | f * W * L vs. inversion coefficient <i>IC</i> from weak to strong inversion at              |    |
|      | linear $( V_{DS}  = 50  mV)$ and saturation $( V_{DS}  = 1.2, 0.6, 0.3  V)$ modes.          |    |
|      | NMOS (a) and PMOS (b) transistors, with $W = 5 \mu m$ and $L = 2 \mu m$                     |    |
|      | are shown for both measurement (markers) and model (lines).                                 | 62 |
| 3.17 | PSD of 1/f noise at 1 $H_z$ a,b) in drain current $S_{ID} * f$ , and c,d) di-               |    |
|      | vided with the square of drain current $S_{ID}/I_D^2 * f$ vs. inversion coeffi-             |    |
|      | cient <i>IC</i> from weak to strong inversion at linear $( V_{DS}  = 50 \text{ mV})$ and    |    |
|      | saturation $( V_{DS}  = 1.2, 0.6, 0.3V)$ modes. NMOS (left) and PMOS                        |    |
|      | (right) transistors, with $W = 10 \mu m$ and $L = 0.18 \mu m$ are shown for                 |    |
|      | both measurement (markers) and model (lines).                                               | 63 |

| 3.18  | PSD of 1/f noise at $1 Hz$ in gate voltage normalized with area $S_{VG}$ *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|       | $f * W * L$ vs. inversion coefficient <i>IC</i> from weak to strong inversion at linear $( V_{1}  = 50 \text{ mV})$ and acturation $( V_{1}  = 12, 0.6, 0.2 \text{ V})$ modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|       | initial $( v_{DS}  = 50 \text{ mv})$ and saturation $( v_{DS}  = 1.2, 0.0, 0.5 \text{ v})$ modes.<br>NMOS (a) and PMOS (b) transistors with $W = 10 \text{ µm}$ and $I = 10 \text{ µm}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|       | $0.18 \mu m$ are shown for both measurement (markers) and model (lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 64 |
| 3.19  | Input noise normalized with area, referred to $1H_7$ , $S_{VC} * f * W * L$ vs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 04 |
| 0.117 | inversion coefficient <i>IC</i> for an NMOS transistor with $W = 10  \mu m$ and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|       | $L = 180 nm$ at saturation region $V_{DS} = 1.2 V$ . Measurement (mark-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|       | ers), full model (lines), with different noise contributions (dashed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|       | and dotted lines) are shown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 64 |
| 3.20  | PSD of 1/f noise at $10 Hz$ in drain current $S_{ID}$ (a, b) and normalized                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
|       | with area gate voltage $S_{VG} * W * L$ (c, d) vs. inversion coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |
|       | <i>IC</i> from weak to strong inversion at saturation $( V_{DS}  = 0.8 V)$ mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|       | for both NMOS (left column) and PMOS (right column) transistors,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|       | with $W = 20x2 \ \mu m$ and $L = 70 \ nm$ . Measurement (markers), full                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|       | model (lines), with different noise contributions (dashed and dotted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
| 2 21  | lines) are shown. $10 H$ is taking and $6 - (-1)$ as taking the first second s | 65 |
| 3.21  | PSD of 1/1 noise at 10 Hz in drain current $S_{ID}$ (a, b) and normalized<br>with area gate valtage $S_{ID} + W + L$ (a, d) we inversion coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|       | with alea gate voltage $SV_G * W * L$ (c, d) vs. Inversion coefficient<br>IC from weak to strong inversion at linear $( V_{r,c}  = 50 \text{ mV})$ mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
|       | for both NMOS (left column) and PMOS (right column) transistors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |
|       | with $W = 20x^2 \mu m$ and $L = 70 \mu m$ Measurement (markers) full                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|       | model (lines), with different noise contributions (dashed and dotted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |
|       | lines) are shown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 66 |
|       | .,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| 4.1   | a) Set-ups for noise measurements on semiconductor devices. Top:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|       | Noise current measurement using a transimpedance amplifier and a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|       | current source. Bottom: Noise voltage measurement with additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|       | drain resistor and blocking capacitor. b) Block diagram of the pro-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |
|       | posed and built noise measurement system to measure low frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 72 |
| 4.2   | DSD of 1/f poise drain current S vs. frequency for 50 V long (a b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 13 |
| 4.2   | and short (c, d) n, and n channel L DMOSEETs at different $V_{\alpha}$ values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |
|       | from weak to strong inversion. Frequency dependence is close to $1/f$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 75 |
| 43    | Averaged PSD of 1/f noise drain current $S_{UD}$ vs. $V_C$ at 1 Hz for 50V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 15 |
|       | long (a,b) and short (c,d) n- and p-channel LDMOSFETs at $ V_D  =$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
|       | 50 <i>m</i> , 3, 20, 35, 50 <i>V</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 76 |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |

| 4.4  | 1/f noise PSD $S_{ID}$ and $S_{VG}$ , referred to as $1 Hz$ , as well as $g_m^2$ , versus drain current $I_D$ (with $ V_G $ up to $4V$ ), for N50 (a,c) and P50 (b,d) transistors. (Upper row) Long device ( $W = 40 \ \mu m$ , $L = 10 \ \mu m$ ). (Lower row) short device ( $W = 40 \ \mu m$ , $L = 0.5 \ \mu m$ for N50 and                                                                                                                                                               |    |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|      | $W = 40 \mu m, L = 1 \mu m$ for P50). Linear ( $ V_D  = 50 mV$ ) and saturation ( $ V_D  = 20V, 50V$ ) modes are shown for both (markers) measurement and (lines) model.                                                                                                                                                                                                                                                                                                                      | 80 |
| 4.5  | 1/f noise PSD $S_{ID}$ and $S_{VG}$ , referred to as $1 Hz$ , as well as $g_m^2$ , versus drain current $I_D$ (with $ V_G $ up to $4 V$ ), for N20 (a,c) and P20 (b,d) transistors. (Upper row) Long device ( $W = 40 \ \mu m$ , $L = 10 \ \mu m$ ). (Lower row) short device ( $W = 40 \ \mu m$ , $L = 0.5 \ \mu m$ for N20 and $W = 40 \ \mu m$ , $L = 0.6 \ \mu m$ for P20). Linear ( $ V_D  = 50 \ mV$ ) and saturation ( $ V_D  = 5V, 20V$ ) modes are shown for both (markers) measure- |    |
| 4.6  | ment and (lines) model.<br>1/f noise PSD $S_{ID}$ and $S_{VG}$ , referred to $1 Hz$ , versus drain current $I_D$ (with $ V_G $ up to $4 V$ ), for (a) N50 and (b) P50 transistors with $W = 40 \mu m$ , $L = 10 \mu m$ both for Linear ( $ V_D  = 50 mV$ ) and saturation ( $ V_D  = 50 V$ ) modes. Effects of carrier number fluctuation effect from LV part (SLDNuc) and drift region [(dashed) (SLDNuc)] is                                                                                | 81 |
| 4.7  | shown. (Markers) measurements; (lines) model                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 82 |
| 4.8  | and short (c,d) n-channel LDMOSFETs at $V_G = 1V$ (a,c) and $V_G = 4V$ (b,d) for ( $V_D = 25  mV$ , $50  mV$ , $75  mV$ , $100  mV$ , $500  mV$ , $3V$ , $20V$ )<br>Input noise $S_{VG}$ , normalized with $WL$ , referred to $1  H_Z$ , at different $V_D$ values, vs. area normalized drain current $I_D/(W/L)$ , for N50 (a) and P50 (b) transistors. Long (left subplot) and short device (right                                                                                          | 84 |
| 4.9  | subplot) are shown; markers: measured, lines: model (no drift region<br>noise: dashed lines)                                                                                                                                                                                                                                                                                                                                                                                                  | 85 |
|      | Long (left subplot) and short device (right subplot) are shown; markers: measured, lines: model (no drift region noise: dashed lines).                                                                                                                                                                                                                                                                                                                                                        | 86 |
| 4.10 | Input noise $S_{VG}$ , multiplied with $WL$ , referred to $1 Hz$ , at different $V_G$ values, vs. drain voltage $V_D$ , for N50 (a) and P50 (b) transistors. Long (left subplot) and short device (right subplot) are shown;                                                                                                                                                                                                                                                                  | 07 |
| 4.11 | markers: measured, lines: model (no drift region noise: dashed lines).<br>PSD of drain current noise $S_{ID}$ for long (a) and short (b) N50 transistors at $V_D = 3V$ for 8 different $I_D$ values from 1 $\mu A$ to 200 $\mu A$ .                                                                                                                                                                                                                                                           | 8/ |
|      | Long device $(w = 40 \mu\text{m}, L = 10 \mu\text{m})$ and short device $(w = 40 \mu\text{m}, L = 0.5 \mu\text{m})$ .                                                                                                                                                                                                                                                                                                                                                                         | 91 |

| 4.12 | a) Transconductance-to-current ratio versus $I_D$ , b) 1/f noise power             |     |
|------|------------------------------------------------------------------------------------|-----|
|      | spectral density referred to $1 Hz$ and divided by $I_D^2$ , versus $I_D$ , for a  |     |
|      | short channel NMOS 50V device.                                                     | 92  |
| 4.13 | 1/f noise parameter extraction flow.                                               | 92  |
| 4.14 | 1/f noise PSD $S_{ID}$ , referred to 1 $Hz$ , vs. drain current $I_D$ , for 50 V   |     |
|      | transistors. a) Long device ( $W = 40 \mu m, L = 10 \mu m$ ). b) Short device      |     |
|      | $(W = 40 \mu m, L = 500 nm)$ ; measurement (markers) and model (lines).            | 94  |
| 4.15 | 1/f noise PSD $S_{ID}/I_D^2$ , referred to 1 Hz, vs. drain current $I_D$ , for 50V |     |
|      | transistors. a) Long device ( $W = 40 \mu m, L = 10 \mu m$ ). b) Short device      |     |
|      | $(W = 40 \mu m, L = 500 nm)$ ; measurement (markers) and model (lines).            | 94  |
| 4.16 | 1/f noise PSD $S_{VG}$ , referred to 1 $Hz$ , vs. drain current $I_D$ , for 50 V   |     |
|      | transistors. a) Long device ( $W = 40 \mu m, L = 10 \mu m$ ). b) Short device      |     |
|      | $(W = 40 \mu m, L = 500 nm)$ ; measurement (markers) and model (lines).            | 95  |
| 4.17 | Power spectral density of drain current noise $S_{ID}$ for 50V long (a) n-         |     |
|      | and (b) p-channel HV-MOSFETs at $V_D = 3V$ , at different $V_G$ values.            |     |
|      | The model (lines) accounts for spectral dependence slightly differing              |     |
|      | from 1/f                                                                           | 96  |
| 4.18 | Power spectral density of drain current noise $S_{ID}$ for 50V short (a) n-        |     |
|      | and (b) p-channel HV-MOSFETs at $V_D = 3V$ , at different $V_G$ values.            |     |
|      | The model (lines) accounts for spectral dependence slightly differing              |     |
|      | from 1/f                                                                           | 97  |
| 4.19 | Power spectral density of drain current noise $S_{ID}$ for 50 V short (a)          |     |
|      | n- and (b) p-channel HV-MOSFETs at $V_D = 50  mV$ , at different $V_G$             |     |
|      | values. The model (lines) accounts for spectral dependence slightly                |     |
|      | differing from 1/f                                                                 | 97  |
| 4.20 | Transconductance-to-current ratio with its 1st and 2nd order deriva-               |     |
|      | tive versus normalized drain current, for a long channel NMOS 50V                  |     |
|      | device                                                                             | 98  |
| 4.21 | 1/f Noise parameter extraction flow chart                                          | 99  |
| 4.22 | Power spectral density of drain current noise $S_{ID}$ for 50 V long a)            |     |
|      | n- and b) p-channel HV-MOSFETs at $ V_D  = 3V$ , $ V_G  = 4V$ for the              |     |
|      | extraction of frequency exponent AF of flicker noise                               | 99  |
| 4.23 | 1/f noise PSD $S_{ID}/I_D^2$ normalized with 1/(WL), referred to 1 Hz, vs.         |     |
|      | normalized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b)             |     |
|      | P50 transistors. Long devices ( $W = 40 \mu m, L = 10 \mu m$ ) are shown at        |     |
|      | $V_D \mid = 3V$ . Measurement (markers), full model (lines), with different        |     |
|      | noise contributions (dashed and dotted lines).                                     | 101 |

| 4.24 | 1/f noise PSD $S_{ID}/I_D^2$ normalized with 1/(WL), referred to 1 Hz, vs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|      | normalized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|      | P50 transistors. Short devices ( $W = 40 \mu m, L = 0.5 \mu m$ for N50, $L =$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
|      | $1 \mu m$ for P50) are shown at $ V_D  = 3V$ . Measurement (markers), full                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | model (lines), with different noise contributions (dashed and dotted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|      | lines).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 101 |
| 4.25 | 1/f noise PSD $S_{ID}/I_D^2$ normalized with 1/(WL), referred to 1 Hz, vs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | normalized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|      | P50 transistors. Long devices ( $W = 40 \ \mu m$ , $L = 10 \ \mu m$ ) are shown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
|      | at $ V_D  = 50  mV$ . Measurement (markers), full model (lines), with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
|      | different noise contributions (dashed and dotted lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 102 |
| 4 26 | 1/f noise PSD $S_{UD}/I_{\pi}^2$ normalized with $1/(WL)$ referred to $1 H_Z$ vs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10- |
| 1.20 | normalized drain current $I_{\rm D}/(W/I)$ for (a) N20 transistors and (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | P20 transistors I ong devices $(W - A0 \mu m I - 10 \mu m)$ are shown at                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
|      | $V_D = 3V$ Measurement (markers) full model (lines) with different                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |
|      | $v_D = 5v$ . Measurement (markers), full model (mes), with different<br>noise contributions (dashed and dotted lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 102 |
| 1 27 | 1/f noise PSD S <sub>12</sub> $/I^2$ normalized with $1/(WI)$ referred to 1 Hz vs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 102 |
| т.27 | normalized drain current $I_D/(W/I)$ for (a) N20 transistors and (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|      | P20 transistors Short devices $(W = 40 \ \mu m \ I = 0.5 \ \mu m$ for N20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
|      | 120 transistors. Short devices ( $W = 40 \ \mu m$ , $L = 0.5 \ \mu m$ for 1420,<br>$L = 0.6 \ \mu m$ for P20) are shown at $ V  = 2V$ . Measurement (mark                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
|      | $L = 0.0 \mu m$ for P20) are shown at $ v_D  = 5 v$ . Measurement (mark-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
|      | ers), full model (lines), with different hoise contributions (dashed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 102 |
| 4 00 | and dotted fines). $(1^2 + 1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + (1^2 + 1^2) + (1^2 + 1^2) + (1^2 + (1^2 + 1^2) + (1^2 + (1^2 + 1^2$ | 103 |
| 4.28 | 1/I noise PSD $S_{ID}/I_D^{-}$ normalized with 1/(W/L), referred to 1 Hz, vs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
|      | normalized drain current $I_D/(W/L)$ , for (a) N20 transistors and (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|      | P20 transistors. Long devices ( $W = 40 \mu m$ , $L = 10 \mu m$ ) are shown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
|      | at $ V_D  = 50  mV$ . Measurement (markers), full model (lines), with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 100 |
|      | different noise contributions (dashed and dotted lines). $\dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 103 |
| 4.29 | 1/f noise PSD $S_{ID}$ , multiplied by $L^3/W$ referred to 1 $Hz$ , vs. normal-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
|      | ized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 tran-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | sistors is shown for both linear and saturation regions. Long channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
|      | (squares) and short channel (triangles) are shown in the same plot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
|      | Measurement (markers) and model (lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 105 |
| 4.30 | $1/f$ noise PSD $S_{VG}$ , multiplied by $WL$ referred to $1 Hz$ , vs. normal-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
|      | ized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 tran-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | sistors is shown for both linear and saturation regions. Long channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
|      | (squares) and short channel (triangles) are shown in the same plot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
|      | Measurement (markers) and model (lines).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 105 |
| 4.31 | 1/f noise PSD $S_{ID}$ , multiplied by $L^3/W$ referred to 1 $H_z$ , vs. normal-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |
|      | ized drain current $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 tran-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|      | sistors is shown for both linear and saturation regions. Long channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
|      | (squares) and short channel (triangles) are shown in the same plot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
|      | Measurement (markers) and model (lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 106 |
| 4.31 | ized drain current $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot.<br>Measurement (markers) and model (lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 105 |
|      | sistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
|      | Measurement (markers) and model (lines)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 106 |

4.32 1/f noise PSD  $S_{VG}$ , multiplied by WL referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot. Measurement (markers) and model (lines). 106 5.1 Cumulative Distribution Function (CDF) of normalized power spectral density of the logarithm of drain current noise  $S_{ID}$  for 30 moderatelysized nMOSFETs, shows a log-normal distribution. 112 5.2 Relative power spectral density of drain current noise  $S_{ID}$  for nchannel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  at  $V_{DS} = 50 \,mV$  for (a)  $V_{GS} = 0.5 V$  around threshold and (b)  $V_{GS} = 1.8 V$  at strong inversion. 113 5.3 Relative power spectral density of drain current noise S<sub>ID</sub> for nchannel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  at  $V_{DS} = 1.2 \,V$  for (a)  $V_{GS} = 0.5 V$  around threshold and (b)  $V_{GS} = 1.8 V$  at strong inversion. 114 Variations of transconductance  $g_m$  (left) and drain current  $I_D$  (right) 5.4 with normalized noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, for n-channel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  at  $V_{DS} = 50 \,mV$  for (a)  $V_{GS} =$ 0.5V around threshold and (b)  $V_{GS} = 1.8V$  at strong inversion. . . 115 Variations of transconductance  $g_m$  (left) and drain current  $I_D$  (right) 5.5 with normalized noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, for n-channel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  at  $V_{DS} = 1.2 \,V$  for (a)  $V_{GS} =$ 0.5 V around threshold and (b)  $V_{GS} = 1.8 V$  at strong inversion. 115 Mean value of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, in lin-5.6 ear and saturation region ( $|V_{DS}| = 50 \, mV, 1.2 \, V$ ) vs. drain current  $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$ . Markers: measured (In-mean) data, lines: complete LFN model (Equation 3.47), dashed: individual contributions of number (Equation 3.37) and mobility (Equation 3.41) fluctuations. 117 Mean value of output noise  $WL * S_{ID}$ , referred to  $1 H_Z$ , at  $|V_{GS}| =$ 5.7 1.2 V, 0.6 V, respectively, vs. drain voltage  $|V_D|$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$ . Markers: measured (In-mean) data (with error bars indicating standard error of the mean), lines: complete LFN model (Equation 3.47), dashed: individual contributions of number (Equation 3.37) and mobility (Equation 3.41) fluctuations. 117 Mean value of output noise  $WL * S_{ID}/I_D^2$ , referred to  $1 H_Z$ , vs. drain 5.8 current  $I_D/(W/L)$  for an N-channel MOSFETs with  $W/L = 8 \mu m/160 nm$ at  $V_{DS} = 100 m$ , 0.5 and 1.8V respectively. Markers: measured data, lines: model with  $\alpha \mu \cong 0.06$  depending on bias, dashed lines: model with  $\alpha \mu = 0$ . 118

| 5.9  | Variance of output noise $WL * S_{ID}/I_D^2$ , referred to $1 Hz$ , in linear and saturation region ( $ V_{DS}  = 50  mV$ , $1.2 V$ ) vs. drain current $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with $W/L = 5  \mu m/2  \mu m$ . Markers: measured, lines: complete model (Equation 5.13), dashed: individual contributions of number (Equation 5.7) and mobility (Equa- |     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 5 10 | tion 5.12) fluctuations                                                                                                                                                                                                                                                                                                                                                           | 124 |
| 5.10 | 1.2 V, 0.6 V, respectively, vs. drain voltage $ V_D $ , for a) n- and b) p-<br>channel MOSFETs with $W/L = 5 \mu m/2 \mu m$ . Markers: measured,<br>lines: complete model (Equation 5.13), dashed: individual contribu-<br>tions of number (Equation 5.7) and mobility (Equation 5.12) fluctu                                                                                     |     |
|      | ations.                                                                                                                                                                                                                                                                                                                                                                           | 125 |
| 5.11 | Normalized variance of output noise $WL * S_{ID}/I_D^2$ , referred to $1 H_z$ ,<br>in linear and saturation region ( $ V_{DS}  = 50  mV$ , 1.2 V) vs. drain cur-<br>rent $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with $W/L =$                                                                                                                                            |     |
|      | $5 \mu m/2 \mu m$ . Markers: measured, lines: complete model (Equation                                                                                                                                                                                                                                                                                                            |     |
|      | 5.13), dashed: individual contributions of number (Equation 5.7) and                                                                                                                                                                                                                                                                                                              |     |
| 5 10 | mobility (Equation 5.12) fluctuations                                                                                                                                                                                                                                                                                                                                             | 126 |
| 3.12 | Normalized variance of output holse $WL * S_{ID}/I_D$ , referred to $1 H z$ ,<br>at $ V_{CS}  = 1.2 V 0.6 V$ respectively vs. drain voltage $ V_D $ for a)                                                                                                                                                                                                                        |     |
|      | n- and b) p-channel MOSFETs with $W/L = 5 \mu m/2 \mu m$ . Markers:                                                                                                                                                                                                                                                                                                               |     |
|      | measured, lines: complete model (Equation 5.13), dashed: individ-                                                                                                                                                                                                                                                                                                                 |     |
|      | ual contributions of number (Equation 5.7) and mobility (Equation                                                                                                                                                                                                                                                                                                                 |     |
|      | 5.12) fluctuations                                                                                                                                                                                                                                                                                                                                                                | 126 |
| 5.13 | Output noise $WL * S_{ID}/I_D^2$ , referred to $1 H_z$ , vs. drain current $I_D/(W/L)$ ,                                                                                                                                                                                                                                                                                          |     |
|      | measured for a) N-channel and b) P-channel devices with geome-<br>try $W/L = 5 \mu m/2 \mu m$ in linear ration at $ V_{ch}  = 50 mV_{ch}$ (left sub-                                                                                                                                                                                                                              |     |
|      | $ V_{DS}  = 5 \mu m/2 \mu m$ in linear region at $ V_{DS}  = 50 mV$ (left sub-                                                                                                                                                                                                                                                                                                    |     |
|      | noise: crosses. Measured In-mean noise, $\pm 2$ -sigma deviation: open                                                                                                                                                                                                                                                                                                            |     |
|      | markers. EKV3 model: average noise (lines), $\pm 2$ -sigma deviation                                                                                                                                                                                                                                                                                                              |     |
|      | (dashed)                                                                                                                                                                                                                                                                                                                                                                          | 127 |
| 5.14 | Variance (a) and normalized variance (b) of normalized output noise                                                                                                                                                                                                                                                                                                               |     |
|      | vs. area in linear mode, showing the same $1/(WL)$ scaling trends for                                                                                                                                                                                                                                                                                                             |     |
|      | variability due to $\Delta N$ and $\Delta \mu$ variations. At $V_{GS} = 1.2 V$ , $\Delta N$ effect                                                                                                                                                                                                                                                                                |     |
|      | dominates, while $\Delta \mu$ effect dominates at $V_{GS} = 0.4 V$ . Lines: entire model ( $\Delta N + \Delta \mu$ ) deshed: $\Delta N$ contribution dotted: $\Delta \mu$ contribution                                                                                                                                                                                            |     |
|      | markers: measured data of $W/L = 5 \mu m/2 \mu m$ NMOS device                                                                                                                                                                                                                                                                                                                     | 128 |
|      |                                                                                                                                                                                                                                                                                                                                                                                   |     |

| 5.15 | a) Variance and b) standard deviation of the natural logarithm of of output noise $WL * S_{ID}/I_D^2$ , referred to $1 Hz$ , vs. drain current $I_D/(W/L)$ for an N-channel MOSFETs with $W/L = 8 \mu m/160 nm$ at $V_{DS} = 100 m$ , 0.5 and 1.8V respectively. Markers: measured data, |                         |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|      | lines: model with $\alpha \mu \cong 0.06$ depending on bias, dashed lines: model                                                                                                                                                                                                         | 100                     |
| 5 16 | with $\alpha \mu = 0$ .                                                                                                                                                                                                                                                                  | 129                     |
| 5.10 | at different bias conditions. Onen markers: measured data of 140 mm                                                                                                                                                                                                                      |                         |
|      | at different bias conditions. Open markets, measured data of 140 mm CMOS lines; model. The dotted line indicates $1/\sqrt{WL}$ scaling                                                                                                                                                   | 120                     |
| 5.17 | Variance of output noise $W_L * S_{ID}/I_D^2$ , referred to $1 H_Z$ in linear and                                                                                                                                                                                                        | 12)                     |
|      | saturation region ( $V_{DS} = -50 mV, -3V$ ) vs. drain current $I_D/(W/L)$ .                                                                                                                                                                                                             |                         |
|      | for a P50 HV-MOSFET with $W/L = 40 \mu m/1 \mu m$ . Lines: complete                                                                                                                                                                                                                      |                         |
|      | model (Equation 5.20), dashed: individual contributions of number                                                                                                                                                                                                                        |                         |
|      | (Equation 5.18) and mobility (Equation 5.19) fluctuations                                                                                                                                                                                                                                | 130                     |
| A.1  | Normalized standard deviation of the logarithm of output noise log (Wh                                                                                                                                                                                                                   | $L * S_{ID} / I_D^2$ ), |
|      | referred to 1 Hz, measured in saturation region ( $ V_{DS}  = 1.2 V$ ) vs.                                                                                                                                                                                                               |                         |
|      | normalized drain current $I_D/(W/L)$ , for n- (blue) and p-channel (red)                                                                                                                                                                                                                 |                         |
|      | MOSFETs with $W/L = 5 \mu m/2 \mu m$ . Measurement (markers), full                                                                                                                                                                                                                       |                         |
|      | model (lines)                                                                                                                                                                                                                                                                            | 138                     |
| A.2  | Output noise $WL * S_{ID}/I_D^2$ , referred to $1 Hz$ , measured in saturation                                                                                                                                                                                                           |                         |
|      | at $V_{DS} = 1.2 V$ , for transistors with geometry $W/L = 5 \mu m/2 \mu m$ vs.                                                                                                                                                                                                          |                         |
|      | normalized drain current $I_D/(W/L)$ , for a) NMOS and b) PMOS.                                                                                                                                                                                                                          |                         |
|      | Measured noise: crosses. Measured log-mean noise, $\pm 2$ -sigma devi-                                                                                                                                                                                                                   |                         |
|      | ation: open markers. EKV3 model: average noise (lines), $\pm 2$ -sigma                                                                                                                                                                                                                   | 100                     |
|      | deviation (dashed).                                                                                                                                                                                                                                                                      | 139                     |

# **List of Tables**

| 3.1 | 1/f Noise model parameters for experimental 180 nm CMOS node .                     | 62   |
|-----|------------------------------------------------------------------------------------|------|
| 3.2 | 1/f Noise model parameters for experimental 90nm CMOS node                         | 67   |
| 4.1 | 1/f Noise HV model parameters for both 50 and $20V$ devices under                  |      |
|     | test                                                                               | 82   |
| 4.2 | 1/f Noise HV model parameters for $50V$ devices under test                         | 88   |
| 4.3 | 1/f Noise HV model extracted parameters for n-channel 50V devices                  |      |
|     | under test                                                                         | 93   |
| 4.4 | 1/f Noise HV model extracted parameters for $50V$ devices under test               | 104  |
| 4.5 | 1/f Noise HV model extracted parameters for $20V$ devices under test               | 104  |
| 5.1 | 1/f Noise model parameters for mean value of 180, 140nm CMOS                       |      |
|     | nodes                                                                              | 116  |
| 5.2 | 1/f Noise variability model parameters of 180 <i>nm</i> , 140 <i>nm</i> CMOS node: | s123 |
| A.1 | Parameters of 1/f Noise variability model                                          | 138  |

# Chapter 1

# Introduction

### **1.1** Noise and its Impact on Microelectronics

Noise in electronics and especially in communications, is defined as any undesirable fluctuation that reduces the information of the signal. Focusing on an individual semiconductor such as MOSFET, drain current noise or gate voltage noise respectively are caused by current or voltage fluctuations. Regardless of what is causing these fluctuations, the result is the variation of the current or voltage value around a median value. The Power Spectral Density (PSD) of noise is defined as the Fast Fourier Transform (FFT) of the fluctuation signals mentioned above.

During the last decades, wireless applications such as mobile phones, wireless LAN, Bluetooth, WiMAX, have been tremendously improved and widely used. A main cause of this boost, was the advanced CMOS technology which permitted the integration of different circuits in the same chip. On the other hand, the replacement of bipolar technology with CMOS, brought some issues in terms of noise. Electronic noise in a communication system defines the lowest limit of a signal that can be detected. Below this limit, background noise prevails. Noise can not be completely eliminated, so it can not be ignored, it is always there to limit the accuracy of measurements and set a lower limit of how small signals can be detected and processed. Analog designers nowadays, constantly struggle with the problem of noise since it trades with power dissipation, speed and linearity [1, 2, 3].

This Thesis mainly focuses on Low Frequency Noise (LFN) of Low- and Highvoltage (LV-HV) MOS transistors. This kind of noise has a greater impact on these transistors than bipolar ones. LFN is mainly of two kinds; flicker or 1/f noise for larger area devices and random telegraph signal noise (RTS) for smaller ones. PSD of flicker noise is inversely proportional to frequency thus is dominant at low frequencies below the so-called corner frequency  $f_c$ . The LFN is a severe obstacle in analog and RF applications [4]. As an example, LFN is up-converted to undesired phase noise in voltage controlled oscillator (VCO) circuits, which can limit the information capacity of communication systems. Furthermore, LFN increases inversely proportional with device area, as a result it becomes of major concern for analog designers in modern ultradeep submicron devices where corner frequencies of tens of MHzs can be observed.

The downscaling of device dimensions makes RTS noise more and more significant. The main cause of RTS noise is the traps or defects at the silicon-oxide interface and this is assumed to be the origin of flicker noise in MOS transistors [5]. In more detail, the superposition of the RTS noise spectra from individual traps could lead to 1/f spectrum. As mentioned above, LFN can be a limiting factor in modern circuits because of its increase with device area and RTS noise is the main cause for this. On the other hand, LFN measurements and characterization are considered a very effective tool for the quality and reliability of MOS devices. The same conclusions can be extracted for HV-MOSFETs. LFN analysis in these devices is also of great importance for several reasons. Firstly HV-MOS technologies can offer higher levels of integration for system-on-chip (SOC) applications. In such applications, such as hand-held devices, where HV transistors are used as switches, LFN can become significant if it couples to other circuits through the substrate. Furthermore, LFN can especially affect the performance of oscillators, analog baseband and bandgap reference circuits. In addition, HV-MOS transistors have also been increasingly used in other 10 - 120 V circuits, such as gate drives, voltage converters, LED drivers, and high-voltage operational amplifiers. These circuits used in industrial, scientific and medical applications, consumer electronics and cellular base stations, are sensitive to LFN [6].

Because of the importance of LFN in modern analog and RF circuits, noise simulation becomes of great importance to determine whether the overall noise performance of a circuit or a transistor would be sufficient in order the circuit to function properly. Appropriate physics-based mean value as well as statistical LFN models that can predict accurately the noise behavior over a wide range of operating conditions and device dimensions are essential and this is the main objective of this Thesis.

## **1.2 Historical Background of Semiconductors Evolu**tion

The starting point of semiconductors evolution is dated back in 1904 when the need for better communications led to the invention of the first vacuum diode [7]. The disadvantages of this device such as the high power consumption, the high cost and the big size constituted for the vacuum tube to be considered inadequate to contribute to technology evolution. Researchers of the time soon concentrated on more energy economical structures, such as solid-state devices. Around 20 years after the

invention of vacuum tube, in 1926, the first concept of an NPN junction transistor being used as an amplifier was patented by Julius Edgar Lilienfield [8]. Soon enough, it become widely adopted that the interest of scientists needed to turn on solid-state devices. It was in 1936 when Mervin Kelly, at Bell Labs, started a group dedicated on solid-state devices. Important researchers such as Bill Schockley, Russel Ohl, Jack Scaff, and others were convinced to join this group and something really innovative was about to begin. This effort was delayed by a significant obstacle, World War II since during the war research was only focused on army applications such as radars.

In 1947, important inventions at Bell Labs changed the future of microelectronics. First of all the point contact transistor was discovered by Bardeen and Brattain [9] while Shockley published the theory of bipolar junction transistor [10]. In 1950, the well-known bipolar junction transistor was invented by Shockley [11]. This device which behaved according to Shockley's theory, was more reliable, easier and cheaper to construct and gave more consistent results than point-contact devices. For their contribution to semiconductors and microelectronics evolution, John Bardeen, Walter Brattain, and William Shockley were awarded with the Nobel Prize in Physics in 1956. The same year, the first computer made of transistors called TX-O<sup>1</sup> was created at the Massachusetts Institute of Technology. In 1962, Steven Hofstein and Frederik Heiman invented a new family of devices called metal-oxidesemiconductor field-effect transistors (MOSFETs) [12]. Despite the fact that these transistors were somewhat slower tha bipolar ones, they outbalanced in cost, size and power dissipation. Furthermore the fact that these devices could be also used as capacitors or resistors was of great interest. In 1965, a paper was published by Moore which predicted that the number of devices in an integrated circuit would double each year [13]. This prediction became the famous "Moore's Law". Today the density of transistors in a chip has surpassed even the billion mark.

During the late '70s, the emergence of the power applications for the large scale integration is a key point at the history of semiconductors and especially of power or high-voltage devices. It was then when the idea of integration of such devices was born and high-voltage/high power circuit parts started to be designed and developed together with the low-voltage ones. In the beginning, different MOSFET configurations were used to build high-voltage transistors. One of these attempts was the so called U-MOS transistor where the gate contacts were put on the sides of the mesas produced using an isotrophic etch [14, 15]. A better approach which finally led to the first commercialized power device [16, 17, 18, 19], was to use an anisotropic etch to produce a V-shaped groove in the silicon surface. Such devices are the known VMOS transistors where the angle of the groove is determined by the crystal structure of the silicon and the channel length by the relative depths of successive diffusions which are essential for the groove to be etched into the surface. An important drawback of this device which makes its production quite difficult, is the inability to control critical etching sufficiently. A better approach for the power MOSFET was the ver-

<sup>&</sup>lt;sup>1</sup>Transistorized Experimental computer

tical double-diffused MOS transistor which combines both the concept of a vertical power structure and the one of lateral double diffusion. A slightly different architecture, still based on the same physical concept is the lateral HV transistor [20]. These transistors are the closest to the conventional LV-MOSFET. Both vertical double-diffused and lateral HV transistors are of great importance since they are the better candidates for high-voltage circuits design and they will be analyzed in detail in next chapter of this Thesis.

### **1.3 Thesis Motivation and Structure**

Flicker Noise in MOSFETs remains a critical issue of research during last decades for reasons described above. A lot of work is published on 1/f noise characterization and modeling and plenty of these models concerning both physical and statistical operation of the devices are already available in industry. Nevertheless, there is no doubt that there is a lack of simple, physical approaches which not only would provide a better understanding of the underlying physical principles but also would make noise simulations more precise and faster. As far as LV-MOSFETs are concerned, such a physical charge-based 1/f noise compact model was developed recently [21, 22, 23, 24] based on EKV3 charge-based compact model [2, 25, 26]. At this point it should be noted that there are cases such as HV-MOSFETs where there are no available 1/f noise models in literature and this was one of the innovative scopes of this Thesis. A new physical charge-based 1/f noise compact model for HV-MOSFETs is proposed [27] based on the recently established EKV3 1/f noise model mentioned above. One of the main aspects of this work was to investigate and reveal, if any, additional 1/f noise sources which are not present at LV-MOS transistors and then model them in a sufficient way.

Physics-based 1/f noise models were the main objective of this Thesis not only as far as mean value but also as far as variability of 1/f noise is concerned. Statistical models are of great importance since under specific bias and area conditions, deviation of noise becomes more crucial than its mean value. A basic goal of our research was to find a connection between bias conditions and LFN deviation, in other words to create physics-based bias-dependent statistical compact models which will be connected with fundamental physical effects that generate 1/f noise in MOSFETs. This task was successfully accomplished and the result is presented in this Thesis [28, 29, 30].

The Thesis is organized as follows:

In Chapter 2, the structure and the fundamental device physics that rules both standard LV- and HV-MOS devices are presented. There is a strong correlation between flicker noise behavior and the basic static DC operation of such devices thus in order to correctly develop and extract 1/f noise models, DC models should have been extracted correctly first. The 1/f noise models presented in this Thesis are based on charge-based modeling both for LV and HV devices. Basic operating principles of

EKV3 charge-based compact model for standard MOSFETs are introduced while for HV-MOSFETs a new charge-based compact model [31, 32] based on EKV3 model has been recently established which is also presented in this chapter.

Chapter 3 gives an introduction to the the background of noise in MOSFETs. Statistical nature of noise is briefly outlined and its basic sources in MOS transistors such as thermal noise, 1/f noise etc are described. Afterwards, a generalized noise modeling methodology for MOSFETs adopted by EKV3 approach is addressed. As expected, the chapter is mostly dedicated to 1/f noise and the main physical phenomena that contribute to it which are presented with detailed description of the role that each of them has. In parallel, a brief enumeration and explanation of existing 1/f noise modeling approaches is cited and afterwards, the recently developed charge-based flicker noise compact model for standard CMOS transistors [24, 33] is presented and tested based on data from both 180*nm* and 90*nm* experimental CMOS technology nodes. Since measurements at 180*nm* node were performed in the lab, the instrumentation and measurement set-up is also briefly described.

Chapter 4 addresses 1/f noise modeling in HV devices. Until recently, all models available for HV-MOSFETs use standard LV models as far as flicker noise is concerned. Since the HV transistor is separated in a channel (LV) part similar to a standard MOSFET and the drift region, there was the assumption that only the LV part of the device contributed to flicker noise. Drift region contribution remained uninvestigated mainly because of the lack of adequate measurement set-ups available to measure up to high-voltage values. This issue was solved in this work since a new LFN measurement set-up was provided by AdMoS<sup>2</sup> that permitted 1/f noise measurements at high-voltage values up to 200 V. The main scope of this work was to investigate and model the contribution of drift region in 1/f noise. This goal was accomplished and a new complete charge-based 1/f noise compact model was recently published for the first time [27, 34, 35].

Chapter 5 addresses the analysis of statistical behavior of LFN in MOSFETs. Number of oxide traps decreases as device dimensions shrink and as a result Lorentzianlike spectra prevail at small devices which increase the deviation of LFN in these devices. This was already known and a lot of modeling work was devoted to it previously. In larger area devices though where 1/f behavior prevails over RTS, noise variability is connected to operating conditions. A new physics-based bias-dependent statistical 1/f noise compact model is introduced and tested for first time [28, 30] which reveals a direct bias-dependence of 1/f noise variability with fundamental physical effects that are responsible for 1/f noise existence. Apart from the physicsbased compact model addressed in [28, 30], a simpler empirical formula which is derived from the fact that LFN variability follows a  $\sim g_m/I_D \sim$  (transconductance-tocurrent ratio) shape versus inversion level in the channel, was proposed in [29] and presented in Appendix A.

Finally Chapter 6 draws a conclusion.

<sup>&</sup>lt;sup>2</sup>Advanced Modeling Solutions

## Chapter 2

# **Basic MOSFET Device Physics**

### 2.1 Low-Voltage MOSFET

#### 2.1.1 General Considerations

Semiconductors, as their name suggests, let current flow through them better than insulators but not as well as conductors. In modern semiconductor industry, silicon is the material which is the most widely used while the metal-oxidesemiconductor field effect transistor (MOSFET) is the fundamental component for circuit design. In the beginning of this section, a simple preview of the MOS transistor structure is introduced. Afterwards, the basic part of the MOS transistor is presented which is the so called MOS capacitor. This is the two terminal MOS structure the analysis of which is shown to be very helpful to explain the working principles of MOSFET. After that, the complete four terminal MOS structure is addressed while some fundamental MOSFET effects are described [2]. Finally the fundamental functionalities of EKV3 charge-based model are introduced.

#### 2.1.2 MOSFET Structure and Operation

MOSFET operation, as described by its name, is defined by the field effect. More particularly the electric field that appears between two nodes, determines the conductance between the other two nodes. FET devices are considered to be voltage controlled current sources while bipolar devices are current controlled current sources. This basic difference is a big advantage for FET transistors since it leads to lower power consumption circuits.

In more detail, MOSFET is a four terminal 3D device and as all semiconductors, can be built with two complementary ways depending on the polarity of its regions: NMOSFET and PMOSFET. In Figure 2.1, the circuits symbols of both NMOSFET and PMOSFET are shown. The four terminals of a MOSFET are: Gate (G), Source

(S), Body or Bulk (B) and Drain (D). In reality there is an insulator interface between the gate and the rest of the device. The developing field below the gate insulator defines the conductance between the drain and the source nodes.



Figure 2.1: NMOS-PMOS circuit symbols

In Figure 2.2, a cross-section of an NMOSFET device is illustrated. Body terminal is considered to extend in whole substrate region which in NMOSFET is usually a p-type semiconductor. Typical doping concentration for the substrate are  $10^{16}$  to  $10^{18} cm^{-3}$ . For the ideal connection of the substrate with the metal terminal, some regions of more intense doping (p+) are used. In older CMOS generations the gate material was aluminum; then many generations used implanted polysilicon gates, while technologies roughly from 45nm generation use high-k metal gates. The gate consists of an conductive surface which lays upon an insulator layer as mentioned above. The most widely used insulator in this case is silicon dioxide  $(SiO_2)$ . For the better operation of the device, the gate should have as low a resistance as possible and for this reason, polysilicon gates are usually implanted together with source and drain, which are of opposite type of channel implant. [2, 12, 36, 37, 38, 39]. Consequently two parasitic pn junctions are formed between source and drain and the substrate respectively. For the valid operation of the device, these two diodes should be reverse biased in order to ensure electrical isolation between source, drain and the substrate. This leads to the following equations:

$$V_{S} > V_{B} \iff V_{S} - V_{B} > 0 \iff V_{SB} > 0, (nMOS)$$
  
$$V_{D} > V_{B} \iff V_{D} - V_{B} > 0 \iff V_{DB} > 0$$
(2.1)

where  $V_S$  is the source voltage,  $V_D$  is the drain voltage and  $V_B$  is the bulk voltage. It is easily noticed by the Figure 2.2, that there is an explicit symmetry between source and drain terminals. It is the biasing of the device that can break this symmetry. In NMOSFETs, source terminal is considered to be in lower voltage than drain.

$$V_D > V_S \iff V_D - V_S > 0 \iff V_{DS} > 0, \ (nMOS)$$

$$(2.2)$$



Figure 2.2: Cross-section of an NMOS device

In a first level qualitative analysis of the device, it is observed that there is no electrical connection between source and drain. The p-type semiconductor between them, insulates these two regions. On the other hand as mentioned before, gate voltage, depending on its intensity, may attract carriers of the same type (n in case of NMOS) with source and drain and as a result a new layer of carriers to be created close to the insulator which permits the electrical connection between the two edges, source and drain. This is the so called channel of the device. With the term channel we refer to the region below the gate even if there are no concentrated carriers there. The channel width W and length L can vary greatly depending on circuit design needs. In digital circuits, L is normally kept at the minimum value possible. In fact, the actual values of W, L after fabrication can be different than the drawn values extracted from the layout because of fabrication reasons. Thus:

$$W_{EFF} = W - \Delta W$$

$$L_{EFF} = L - \Delta L$$
(2.3)

where  $W_{EFF}$  and  $L_{EFF}$  are the actual channel length and width respectively while W, L are the corresponding layout or drawn values, and  $\Delta W$  and  $\Delta L$  are the corrections that are essential in order to reach true dimensions. Effective length  $L_{EFF}$  as well as oxide thickness  $T_{OX}$  play an important role in the performance of MOS circuits thus one of the basic reasons of CMOS process evolution is the shrinking of these two dimensions.

The case of PMOS is completely dual with NMOS, a PMOS device has exactly the same structure but different polarities (Figure 2.3). One basic difference is that since PMOS are built in the same substrate with NMOS in CMOS technologies, their construction demands the creation of a large n-type area inside the p-type substrate. This area is named n-well. Equations 2.1 are valid in PMOS by just changing the signs while source terminal is considered to be in higher voltage than drain.

$$V_D < V_S \Longleftrightarrow V_D - V_S < 0 \Longleftrightarrow V_{DS} < 0, \ (pMOS) \tag{2.4}$$



Figure 2.3: Cross-section of a PMOS device

Apart from the conventional, there are different types of CMOS processes such as STI (Shallow Trench Isolation) and SOI (Silicon on Insulator). STI is an advanced process which has been used widely. A "trench" filled with oxide isolate devices from one another and thus permitting the devices to be packed closer to each other without the danger of a latch up immunity. Even better isolation is provided with SOI processes where each device is surrounded by oxide and this results to complete isolation from neighboring devices.

#### 2.1.2.1 The Two Terminal MOS Structure



Figure 2.4: Cross-section of a MOS capacitor

In order to understand the working principles of a MOS transistor, it is useful to first understand its basic part; the two terminal MOS structure. This structure is often referred to as MOS capacitor and is shown in Figure 2.4 [2]. In the MOS capacitor,

the terminals source and drain are ignored and the analysis is focused on the gate and the area below it, the channel region [39, 40].

In the following analysis (Figure 2.5), a voltage source  $V_{GB}$  is applied between the gate and the bulk of the device and the way it is distributed as well as the effects it has, are studied [2, 41, 42]. Below the oxide (y = 0), charge  $Q_{OX}$  is noticed which refers to trapped charges of the oxide from the substrate side which are created during fabrication. Since  $Q_{OX}$  is fixed it does not influence significantly the operation of the device. On the contrary  $Q_G$  at  $y = -T_{OX}$  and  $Q_C$  at y > 0 are of great importance since they directly depend on  $V_{GB}$  value. In case  $V_{GB}$  is positive enough, then such an amount of carriers can be concentrated below the oxide that even they are inside a p-type semiconductor, an area with higher n-type concentration can be created.



Figure 2.5: MOS capacitor analysis

As far as voltage analysis is concerned,  $\Phi_{MS}$  is the voltage drop that is created when there is contact between gate and substrate materials. It is called work function and is related with the allowed energy bands of the materials. Its value is around -1Vfor NMOS and 1V for PMOS [43, 44]. Additionally, voltages  $\Psi_{OX}$  and  $\Psi_S$  which are related to the charges  $Q_G$  and  $Q_C$  respectively, appear.  $\Psi_S$  is also known as surface potential. By applying the Kirchhoff voltage law at circuit in Figure 2.5:

$$V_{GB} = \Phi_{MS} + \Psi_{OX} + \Psi_S \tag{2.5}$$

Furthermore from charge preservation law:

$$Q'_G + Q'_{OX} + Q'_C = 0 (2.6)$$

where the charges are expressed per unit area. The relation between  $Q'_G$  and  $\Psi_{OX}$  is:

$$\Psi_{OX} = \frac{Q'_G}{C'_{OX}} \tag{2.7}$$

where  $C'_{OX}$  is the oxide capacitance per unit area and is defined as the ratio of oxide permittivity and oxide thickness:

$$C'_{OX} = \frac{\varepsilon_{OX}}{T_{OX}}$$
(2.8)

At this point flat-band voltage  $V_{FB}$  can be defined.  $V_{FB}$  is defined as the  $V_{GB}$  value that should be applied so as the  $Q'_{C} = 0$ . In this case, from Equations 2.5, 2.6:

$$V_{FB} = \Phi_{MS} - \frac{Q'_{OX}}{C'_{OX}} \tag{2.9}$$

From Equations 2.6, 2.7, 2.9, Equation 2.5 can be reformed to:

$$V_{GB} = V_{FB} + \Psi_S - \frac{Q'_C}{C'_{OX}}$$

$$\tag{2.10}$$



Figure 2.6: NMOSFET operation regions

Before the delimitation of operation regions of the structure, the definition of the n-type carriers concentration in the surface can be very useful.

$$n_{surface} = n_i \exp(\frac{\Psi_S \cdot \Phi_F}{U_T}) \approx N_A \exp(\frac{\Psi_S \cdot 2\Phi_F}{U_T})$$
(2.11)

where  $n_i$  is the electron concentration in the intrinsic semicoductor or intrinsic carrier concentration,  $N_A$  is the doping of the device,  $U_T$  is the thermal voltage and  $\Phi_F$  is the fermi potential [2]. Definition of the  $V_{FB}$  (Equation 2.9) was based on the nihilism of substrate charge  $Q'_C$ . Consequently the operation of the device varies with  $V_{GB} - V_{FB}$ variation. As mentioned above, when  $V_{FB} = V_{GB}$ , then  $Q'_C$ ,  $\Psi_S = 0$  and this is called Flat-Band Condition. When the  $V_{GB} - V_{FB}$  difference is negative then  $\Psi_S$  is negative and  $Q'_C$  is positive (Figure 2.6b) and in this case more holes are added in the already existing ones in the semiconductor. This region is called accumulation (Figure 2.6a). While  $V_{GB}$  increases, at some point it becomes greater than  $V_{FB}$  and thus  $V_{GB} - V_{FB}$  as well as  $\Psi_S$  become positive while  $Q'_C$  becomes negative (Figure 2.6b). This region is named depletion and n-type carriers start to be gathered in the surface (Figure 2.6a). But this concentration is still much smaller than p-type carriers of the substrate ( $N_A$ ) and also smaller than intrinsic carrier concentration  $n_i$ . By increasing  $V_{GB}$  more, at the point where the concentration of n-type carriers become larger than  $n_i$ , the device starts to operate in the so-called inversion region. At this point  $\Psi_S = \Phi_F$  (Figure 2.6).

Inversion region is divided into three subcategories depending on the level of inversion in the channel. Weak inversion is defined the region where n-type concentration is bigger than  $n_i$  but smaller than  $N_A$ . Next region is called moderate inversion and starts when  $\Psi_S$  becomes two times the  $\Phi_F$ . Both in moderate and in strong inversion which follows, n-type concentration is bigger than  $N_A$ . The limit of these two regions is not so clear but generally speaking the width of moderate inversion as far as  $\Psi_S$  is concerned, is some  $U_T$  [2, 25]. It is crucial here to define inversion Coefficient (*IC*), which is a numerical measure of MOS inversion level where unity corresponds to the center of moderate inversion [26].

$$IC = \frac{I_D}{I_0(\frac{W}{L})} \tag{2.12}$$

where  $I_0$  is the technology current:

$$I_0 = 2n\mu C'_{OX} U_T^2$$
 (2.13)

where *n* is the weak inversion slope factor and  $\mu$  is the carrier mobility. Values of *IC* less than 0.1 correspond to weak inversion, values between 0.1 and 10 to moderate inversion and values above 10 to strong inversion. In older CMOS processes moderate inversion was much less important since power supply voltages were quite high. But nowadays, power supply becomes less and less and as a result moderate and even weak inversion can become very important since circuits often have their optimal operation conditions in these regions.

#### 2.1.2.2 The Four Terminal MOS Structure

With the introduction of the other two terminals, source and drain, the four terminal device or complete MOS transistor (NMOSFET in this analysis) is formed (Figure 2.7). In this structure, the x-axis is introduced with direction from source to drain. With the source and drain terminals connected to some bias supply, the electric contact through the channel is possible. By introducing the two terminals at the edges of the channel and by applying different voltages in each of these terminals, the uniformity along the channel is broken. The concept of  $V_{CH}$  is addressed where  $V_{CH}(0) = V_{SB}$  and  $V_{CH}(L_{EFF}) = V_{DB}$ . In each point of the x-axis in the channel a different inversion level can be assumed which can be defined as:

$$\Phi_F + V_{CH} < \Psi_S < 2\Phi_F + V_{CH} \longleftrightarrow \text{ weak inversion}$$

$$2\Phi_F + V_{CH} < \Psi_S \longleftrightarrow \text{ moderate inversion or strong inversion}$$
(2.14)

The inversion level at source is the one to determine the inversion level in the whole device.



Figure 2.7: Complete four terminal NMOSFET

As mentioned above (Section 2.1.2.1) gate voltage is responsible for the creation of the channel below the oxide. It is also responsible for the determination of the level of the inversion, if it is weak, moderate or strong. In case,  $V_{GB}$  is low enough that the device is not inverted, then terminals source and drain are not significant in the operation of the device since they are electrically isolated from the rest semiconductor. Only in inversion region, channel can be created and current can flow through it.

The source and drain form two pn junctions with the body which are reversebiased. In a pn junction the resulting depletion region extends to both the n and p sides [2]. In the NMOS transistor, the drain potential is more positive than the source potential (Equation 2.2). Consequently, the reverse bias np junction across the drainbody is larger, and the depletion region for that junction is deeper. As a result, there
are larger numbers of negatively charged acceptor atoms around the drain than there are near the source which means that fewer electrons are needed near the drain to balance the positive charges on the gate. It is for this reason that the larger electron concentration is found near the source which become larger with the increase of gate potential leading to higher inversion level for the device.



Figure 2.8: NMOS in saturation region

The potential difference  $V_{DS}$  is positive and appears accross the inversion layer. It causes electron movement; electrons enter from the source, flow through the channel and are drained by the drain and thus a positive current  $I_D$  is formed from the drain to the source. Supposing that  $V_{DS}$  starts from zero value and is gradually increased then drain current will also increase. For small values of drain potential, its effect on drain current is large but for quite high drain potential values above the so-called saturation value  $V_{DS,Sat}$ , the current gets saturated and remains constant. This happens because above this saturation value, the drain voltage is such high that can drain all electrons that can be supplied by the channel and the channel gets pinced-off while drain gets depleted (Figure 2.8). These two regions below and above the  $V_{DS,Sat}$  value can be distinguished as linear and saturation regions.  $V_{DS,Sat}$  value depends on gate potential and it increases as gate potential increases.

In Figure 2.9, the fundamental drain current characteristics of both long  $(W/L = 10 \,\mu m/10 \,\mu m)$  and short  $(W/L = 10 \,\mu m/0.18 \,\mu m)$  NMOS transistors from an experimental 180 nm CMOS process are shown. As mentioned above, drain current depends on gate potential since the inversion level is defined by  $V_G$ , and on drain potential since the linear or saturation operation is determined by  $V_{DS}$ . The plot of  $I_D$  versus  $V_G$  is named transfer characteristic and it can be shown in a logarithmic or linear  $I_D$  axis depending on the level of inversion as in Figures 2.9a, 2.9b. In weak inversion, for lower  $V_G$  values where  $I_D$ 's behavior is exponential, it is shown

in logarithmic axis (right subplot) while in strong inversion, for higher  $V_G$  values the behavior of  $I_D$  is shown in linear axis (left subplot). Different lines represent different  $V_B$  values. Figures 2.9c, 2.9d are the so-called output characteristic and show the plot of  $I_D$  versus  $V_D$ . Different lines represent different  $V_G$  values. It can be noticed that for each  $V_G$  value there is a unique  $V_D$  value above which the drain current is saturated. The higher the  $V_G$  value the higher the  $V_{D,Sat}$  gets. Finally in Figure 2.9, both measurements (markers) and EKV3 model (line) are shown and the model seem to perfectly fit the experimental data.



Figure 2.9: Transfer and output characteristics of NMOS

# 2.1.3 Basic MOSFET Effects

The fundamental effects that take place during the operation of a MOS transistor are listed and briefly explained in this section. Some of these effects known as "core" effects, exist in any MOSFET regardless its structure or geometry such as threshold voltage, carrier mobility etc, while some others become significant and affect the whole structure operation under certain circuimstances such as the short channel length in short channel effects.

#### **Threshold Voltage**

Threshold voltage is defined as the value of  $V_{GB}$  where the inversion charge equals to zero. In fact is the point where as  $V_{GB}$  increases the channel starts to be created. From [2, 39]:

$$V_{TB} = V_{FB} + \Psi_S + \gamma \sqrt{\Psi_S} \tag{2.15}$$

where  $\gamma$  is the substrate coefficient and will be defined later. The difference between threshold voltage and flat-band voltage is that  $V_{FB}$  is the value of gate voltage where the whole semiconductor charge equals to zero. ( $Q'_{C} = 0$ ) while  $V_{TB}$  is the value of gate voltage where the invesion charge equals to zero ( $Q'_{I} = 0$ ).

#### Substrate Effect

In Figure 2.8, body or substrate terminal is connected to the ground. Assuming that a voltage source is inserted in such a way that the body potential becomes smaller than the source potential, this will cause the population of electrons in the channel to decrease and as a result drain current will also decrease. This phenomenon is referred to as body or substrate effect. In an NMOS transistor,  $V_{SB}$  must be positive for body effect to be activated. This means either  $V_B$  to be negative in case  $V_S$  is zero or  $V_S$  to be positive in case  $V_B$  is zero (Figures 2.9a, 2.9b). To make things clearer, the body is a conductive structure, separated from the channel by an "insulating " region (depletion) in a similar way as the oxide separates the gate and the channel. So, the body behaves as a back gate which means that by applying a negative potential population of electrons will be reduced just as if the gate potential would be negative. Substrate coefficient  $\gamma$  is defined as:

$$\gamma = \frac{\sqrt{2q\varepsilon_{si}N_A}}{C'_{OX}} \tag{2.16}$$

where q is the electron charge and  $\varepsilon_{si}$  is the silicon permittivity.

#### Slope Factor

The subthreshold or weak inversion slope of drain current versus gate voltage (Figures 2.9a, 2.9b) is named slope factor. Slope factor is defined as the first derivative of threshold voltage versus surface potential [2, 39]:

$$n = \frac{\vartheta V_{TB}}{\vartheta \Psi_{\rm S}} = 1 + \frac{\gamma}{2\sqrt{\Psi_{\rm S}}} \tag{2.17}$$

Slope factor value is always above unity and can go up to 1.5 depending on the process.

#### **Pinchoff Voltage**

In Figure 2.8, when  $V_{DS} \ge V_{DS,Sat}$  the drain part is depleted and the device enters saturation region. Under these conditions, the channel is considered to be "pinched-off". Pinchoff terminology comes from the old days when only strong inversion was known and in other cases the inversion layer was assumed to be pinched off which means that the charge was assumed to decrease to zero. In order to define the pinchoff voltage, the pinchoff surface potential should be defined firstly. From Equation 2.15:

$$V_{GB} = V_{FB} + \Psi_P + \gamma \sqrt{\Psi_P} \tag{2.18}$$

where  $\Psi_P$  is the surface potential of zero charge or pinchoff surface potential. Pinchoff voltage  $V_P$  can be defined as:

$$V_P = \Psi_P - 2\Phi_F = \Psi_P - \Psi_0 \tag{2.19}$$

and is considered to be the channel potential value which would have made inversion charge equal to zero if strong inversion theory was valid even for very arbitrary small  $Q'_I$ . From threshold voltage definition (2.1.3), it can be assumed that  $V_P$  is the channel potential value where applied gate potential is equal to threshold voltage. Based on this, a simple approximation of  $V_P$  could also be [2]:

$$V_P = \frac{V_G - V_{TH}}{n} \tag{2.20}$$

#### **Carrier Mobility**

In a silicon semiconductor without any dopants under thermal equilibrium and no applied electric field, the mobility equals to:

$$\mu_e \approx 0.143 \left(\frac{T}{300K}\right)^{-2} \frac{m^2}{V.s}$$

$$\mu_h \approx 0.046 \left(\frac{T}{300K}\right)^{-2.18} \frac{m^2}{V.s}$$
(2.21)

where  $\mu_e$  is the electron mobility and  $\mu_h$  is the hole mobility [45, 46]. *T* is the kelvin temperature. Real mobility in MOSFET devices is smaller than the values above (Equation 2.21) because of the non uniform inversion charge and the vertical field created by gate potential. Various scattering mechanisms limit the carrier mobility. These mechanisms are:

- Surface scattering [47, 48]
- Coulomb scattering [49]
- Phonon Scattering [50]

Each one of the above mechanisms will give a mobility coefficient such as  $\mu_s$ ,  $\mu_c$  and  $\mu_{ph}$  respectively. The active mobility can be calculated from the empirical rule of Mathiessen [51, 52, 53]:

$$\frac{1}{\mu_{eff}} = \frac{1}{\mu_s} + \frac{1}{\mu_c} + \frac{1}{\mu_{ph}}$$
(2.22)

From now on, in any equation that carrier mobility is needed such as in drain current or even in noise equations,  $\mu_{eff}$  will be used after it is modeled correctly.

#### **Quantum Mechanic Effects**

As long as the gate oxide thickness shrinks with CMOS technology evolution, quantum mechanic effects can not be considered negligible any longer. They affect significantly the transistor's operation. The thinner oxide leads to higher electric field in the channel since potentials do not decrease proportionally with  $T_{OX}$  [42, 54]. An important effect on transistor's operation is that quantum mecahnic effects' activation influence the oxide capacitance per unit area  $C'_{OX}$ . Furthermore they affect the value of  $\Psi_0$  which is defined as the double of fermi potential  $\Phi_F$ .

#### **Short Channel Effects**

The analysis of the effects until now was based on the assumption that device's channel length is quite long so that the effects that take place in the edges of the channel are insignificant. But as it has been mentioned, short channel devices are really important and it is those which are used mainly in circuit design. Consequently the studying of short channel effects is essential. Some of the most important of them which are going to be presented are:

- Velocity saturation
- Channel length modulation
- Drain induced barrier lowering
- Series resistance

**Velocity Saturation-Channel Length Modulation** Up to now, the dependence of carrier mobility on the vertical field was studied while the dependence on horizontal field was ignored. In the horizontal axis, the field depends proportionally on  $V_{DS}$  potential while it inreases as the channel length decreases and the carrier velocity will be proportional to this horizontal field at any channel point. On the other hand, there is a maximum value of the carrier velocity, consequently the linear relationship between horizontal field and carrier velocity is valid only for low fields while for higher fields this velocity is saturated. This effect is called velocity saturation [55, 56]. At

presence of velocity saturation, channel can be divided into two parts: the first which is bigger at the source side is the one where the velocity is not saturated yet and the second at the drain side will be crossed by carriers with saturated velocity which can not accelerate more. In other words, only the first part operates like a MOSFET while the current which is created in the first part just flow through the second. As mentioned before, the channel can be divided in a non-velocity saturated part at the source side and a saturated part towards the drain side. All the effects and equations presented so far are valid in the non-velocity saturated part. The channel length of the velocity-saturated part should be calculated and subtracted from the effective channel length:  $L' = L_{EFF} - \Delta L_{CLM}$  [57]. This is the channel length modulation effect. Through this active channel, the horizontal field affects the carrier mobility similarly with the vertical field so a new term of mobility is taken into account at Equation 2.22.

**Drain Induced Barrier Lowering** The potential values at source and drain can affect the surface potential along the channel. Since in NMOS, the drain voltage is higher than source voltage, this effect depends on drain voltage mainly especially in saturation region. This effect is called Drain induced barrier lowering or DIBL effect. Because of this, a significant dependence of threshold voltage on drain voltage is noticed, in fact threshold voltage decreases as drain voltage increases [58].

**Series Resistance** There is a small resistance which appears inside the active area of source and drain areas. This resistance is insignificant in long transistors but this is not valid in short ones since there a significant voltage drop is developed which can not be ignored in the calculation of drain current. These series resistances are proportional to half of the lenght of active source and drain areas. This length is symbolized as  $H_{DIF}$ .

# 2.1.4 EKV3 Charge-Based Model

#### 2.1.4.1 Introduction

Main scope of MOSFET modeling remains the complete and correct description of the device behavior. Models are used inside a simulator and a good model ensures that a circuit design will meet the specifications defined initialy. Basic criteria of a good MOSFET model are both the accuracy of the prediction of device operation as well as the speed of simulation since circuit complexity becomes higher and higher. But what is a model? It is a set of physical equations written in a programming language such as Verilog-A, which describes the operation of the device. Compact models are usually either empirical, or physics-based. The physical approach is by any means better since it uses less parameters and also is easily adjusted to different CMOS processes. For these reasons, physics-based models are now exclusively used and the demand from the circuit design community for highly consistent and fully featured such models, has increased tremendously. In the present Thesis, the chargebased modeling approach introduced by EKV model is used in LFN modeling both for LV and HV devices. The EKV model [2, 22, 25, 42, 59, 60, 61, 62, 63, 64, 65, 66] is considered to be the first continuous model from weak to strong inversion something really innovative since in modern sub-micron CMOS processes, moderate and weak inversion are of great importance from a design point of view.

The EKV model allows physically consistent and accurate modeling of charges and current without introducing artificial parameters additional to physical parameters. One of the most important characteristics of the model, was the replacement of the current and transconductance interpolation functions between weak and strong inversion firstly proposed in [25], by a more physical one, derived from the linearization of inversion charge versus surface potential [65]. The EKV model is continually being developed to include all the effects that might affect MOSFET operation such as:

- Nonuniform doping [67]
- Non-quasi-static model [68, 69]
- Polysilicon depletion and quantum effects [70, 71]
- Charge/transcapacitances modeling [72, 73]
- Mobility modeling [74]
- Series resistance, overlap capacitance [75, 76]
- High frequency and thermal noise modeling [69, 77, 78, 79, 80, 81, 82]
- Flicker noise modeling<sup>1</sup> [24, 33]
- Transconductance analysis [26, 83]
- Parameter extraction [67, 84, 85]

The latest version of EKV MOST model is the EKV3.0 full-featured compact model which has already been released and included in some of the most known simulators such as spectre [39, 73, 86, 87, 88].

# 2.1.4.2 Charge Model

As it has been introduced before, inversion is the most important operation regime of a MOSFET since only there channel is activated and current flows along it. In this region, the charge in the semiconductor  $(Q'_C)$  is the sum of immobile bulk  $(Q'_R)$  and mobile inversion  $(Q'_I)$  charge. Inversion charge is accumulated just beneath

<sup>&</sup>lt;sup>1</sup>Our work

the oxide while the bulk charge is located in the depletion area of a specific depth. Under charge sheet approximation,  $Q'_B$  is given by:

$$Q'_B = -\gamma C'_{OX} \sqrt{U_T} \sqrt{\frac{\Psi_S}{U_T}}$$
(2.23)

Inversion charge is then expressed as:

$$Q'_{I} = Q'_{C} - Q'_{B} = -C'_{OX} \cdot \left(V_{G} - V_{FB} - \Psi_{S} - \gamma \sqrt{\Psi_{S}}\right)$$
(2.24)



Figure 2.10: Normalized inversion charge vs. surface potential for different gate voltage values

One of the most important considerations in charge-based model, is the linearization between the inversion charge and surface potential as it seems in Figure 2.10, something that is not taken into account in Equation 2.24. For the purposes of this linearization [65], the pinch off surface potential  $\Psi_P$  is defined as the surface potential where the inversion charge equals to zero [25, 42, 65, 70] (Section 2.1.3). From Equation 2.24 if  $Q'_I = 0$  then:

$$\Psi_P = V_G - V_{FB} - \gamma^2 \left( \sqrt{\frac{V_G - V_{FB}}{\gamma^2} + \frac{1}{4}} - \frac{1}{2} \right)$$
(2.25)

The extraction of a simple linear equation between inversion charge and surface potential is now possible.

$$Q_I' = nC_{OX}' \left( \Psi_S - \Psi_P \right) \tag{2.26}$$

where n is the slope factor defined in Equation 2.17. Another important consideration in EKV charge model is the normalization of all quantities such as charges, current, potentials etc. Normalized current or inversion coefficient calculation through specific current  $I_{SPEC}$  has already been introduced (Equations 2.12, 2.13). All potentials are normalized with thermal voltage  $U_T$  while charges are normalized with the quantity

$$Q'_{SPEC} = -2nU_T C'_{OX} \tag{2.27}$$

After taking into account all these considerations, the applying of Poisson equation at the channel leads to the basic charge-voltage relationship of the MOSFET which is:

$$2q_i + lnq_i = u_P - u_{CH} \tag{2.28}$$

where  $q_i$  is the normalized inversion charge and  $u_p$ ,  $u_{ch}$  the normalized pinch-off and channel potential respectively. In weak inversion, it holds that  $q_i \ll 1$  and the mobile inverted charge can be approximated by:

$$q_i = exp(u_P - u_{CH}) \tag{2.29}$$

while in strong inversion  $q_i \gg 1$  and thus:

$$q_i = \frac{u_P - u_{CH}}{2}$$
(2.30)

#### 2.1.4.3 Current-Transconductances Model

The current transport equation in MOSFETs is written:

$$I_D = \mu W \left( -Q_I' \frac{\vartheta \Psi_S}{\vartheta x} + U_T \frac{\vartheta Q_I'}{\vartheta x} \right)$$
(2.31)

Using the charge linearization approximation by differentiating Equation 2.26, we can get:

$$\frac{\vartheta \Psi_S}{\vartheta x} \cong \frac{1}{n} \frac{\vartheta Q_I'}{\vartheta x} \tag{2.32}$$

which allows us to integrate the channel current from source to drain in terms of source and drain normalized inversion charges  $q_s$  and  $q_d$  [42, 65]. Thus:

$$I_D = 2nU_T^2 \mu C'_{OX} \frac{W}{L} \left[ q_s^2 + q_s - q_d^2 - q_d \right]$$
(2.33)

In Equation 2.33 the quantity  $2nU_T^2 \mu C'_{OX} \frac{W}{L}$  is the specific current  $I_{SPEC}$  which is the denominator of Equation 2.12. The quantity  $q_s^2 + q_s - q_d^2 - q_d$  is the normalized current *i* or the inversion coefficient *IC* defined in Equation 2.12. The above drain current can be expressed in symmetric forward and reverse normalized currents  $i_f$  and  $i_r$  [25] (Figure 2.11) as:

$$i = \frac{I_D}{I_{SPEC}} = \left[i_f - i_r\right] \begin{cases} i_f = q_s^2 + q_s \\ i_r = q_d^2 + q_d \end{cases}$$
(2.34)

For short channel devices where velocity saturation effect is activated, the equation of normalized current transforms to [22, 23]:

$$i_{dlc} = \frac{q_s^2 + q_s - q_d^2 - q_d}{1 + \lambda_c \left(q_s - q_d\right)}$$
(2.35)

where :

$$\lambda_c = \frac{2U_T}{E_{CRIT} \left( L_{EFF} - \Delta L_{CLM} \right)} \tag{2.36}$$

In case of a long channel device where VS is not active,  $\lambda_c$  becomes very low and as a result Equation 2.35 becomes equal to Equation 2.34.



Figure 2.11: Forward and reverse drain current components

Source, gate and drain transconductances  $(g_{ms}, g_m, g_{md})$  respectively, can be defined as:

$$g_{ms} = -\frac{\vartheta I_D}{\vartheta V_S}, g_m = -\frac{\vartheta I_D}{\vartheta V_G}, g_{md} = -\frac{\vartheta I_D}{\vartheta V_D}$$
 (2.37)

Transconductances can be directly related to normalized inversion charges as [42]:

$$g_{ms(d)} = G_{SPEC} q_{s(d)} \tag{2.38}$$

where

$$G_{SPEC} = \frac{I_{SPEC}}{U_T} \tag{2.39}$$

is the specific transconductance and

$$g_m = \frac{g_{ms} - g_{md}}{n} = \frac{G_{SPEC}}{n} \left( q_s - q_d \right) \tag{2.40}$$

There is a very important relationship that can be extracted by the above equations, among transconductance and normalized current. This is the transconductance-to-current ratio [63].

$$G(IC) = \frac{g_{ms}U_T}{I_D} = \frac{1}{0.5 + \sqrt{0.25 + i}}$$
(2.41)

In Figure 2.12, normalized transconductance-to-current ratio of different area MOS-FETs from an experimental 180 *nm* CMOS process is shown versus normalized with area drain current -  $I_D/(W/L)$  - in saturation region. In Figure 2.12a,  $I_D$  axis is linear while in Figure 2.12b is logarithmic where the steeper behavior of the short channel device due to VS effect is clear. It is interesting to note that  $g_m U_T/I_D$  is independent of any process parameters and thus it is very important from design point of view. Both measurements (markers) and EKV3 model (line) are shown and the fit is really good.



Figure 2.12: Normalized transconductance versus inversion coefficient

# 2.2 High-Voltage MOSFET

# 2.2.1 General Considerations

The integration of high-voltage (HV) MOS devices with the low power modules in MOS technology lead to a dramatical increase of interest in these devices [89, 90, 91, 92, 93]. Nowadays, HV-MOS devices are used in a wide range of power applications such as switch-mode power supplies, motor drivers and power amplifiers. In this section the basic architectures of HV-MOSFET and their fundemental operating principles as well as their most important special effects will be introduced. Finally the charge-based modeling in HV devices will be presented and explained.

# 2.2.2 High-Voltage MOSFET Architectures

Three different types of HV-MOSFETs are, nowadays, used with CMOS technology which are the following:

- Drain Extended MOSFET (DEMOS) [92, 93, 94, 95]
- Lateral double-diffused MOSFET (LDMOS) [96, 97, 98]
- Vertical double-diffused MOSFET(VDMOS) [99, 100]

# 2.2.2.1 Drain-Extended MOSFET (DEMOS)



Figure 2.13: Schematic of the DEMOS device

Although modern VLSI circuits are operating under voltage conditions of 1.8V and below, circuits requirements often call for design and interface with other circuits operating at 3.3/5V or even higher. Such circuits can be input/output interface circuits with various off-chip system components like power management switches

that regulate power from battery or system supplies, analog input circuits conditioning transducer signals, or output analog drive functions for speakers or other actuators. System design demands all of these functions in one monolithic chip so as to reduce system size and increase reliability. The solution to these is to use drain extended (DEMOS) transistors [94, 95] that can operate at high voltages without significant loss of performance and without added process complexity. Furthermore, the use of DEMOS instead of e.g. cascaded circuits or other circuits methods offers significant die size area and less power consumption. The LDD extension used in DEMOS increases the drain breakdown voltage by reducing the electric field under the gate at the drain end of the device. On the other hand, the difficulty here has to do with achieving the goal with a higher than the very thin 4nm oxides can normally withstand, without the luxury of a LOCOS oxide used in conventional DE style devices for the poly to terminate on. Figure 2.13 shows the schematic representation of n-type DEMOS device. These devices are generally used for 5V operation range especially as in input/output interfaces [101].

#### 2.2.2.2 Lateral double-Diffused MOSFET (LDMOS)



Figure 2.14: Schematic of LDMOS device

In Figure 2.14, the Lateral double-Diffused MOSFET (LDMOS) is introduced. The LDMOS device architecture, which actually originated from DEMOS/LDD-MOS, has much higher breakdown voltage than DEMOS architectures. This kind of devices are useful in high-voltage switching due to their switching speed and relative simplicity in processing [102]. There are many variations of LDMOS devices [96, 97, 98, 103]. The device shown in Figure 2.14 is a reduced surface (RESURF) field LDMOS device and is used for 20 - 100V applications such as switch-mode power supplies and power amplifiers. The channel in the device is created using double diffused process and thus it has non-uniform doping. The effective gate length is shorter than the physical length of the gate electrode. The maximum drain-source

voltage is determined by the breakdown voltage of the pn junction, which is limited by the n-layer doping, thickness and field at the junction edge [101]. The elctric field in the LDMOS near the silicon surface is considerably lower in comparison with conventional MOS or DEMOS. However, the maximum field still remains on the surface and avalanche breakdown may occur here [104]. This field can be remarkably reduced by the use of thick oxide or field plate (bird's beak shaped LOCOS field oxide - FOX) and this is known as Kirk effect. To reduce the on-resistance in LDMOS, the length of the field plate should be as small as possible. The effect of field plate on LDMOS characteristics has been studied thoroughly in literature [105, 106]. The on-resistance can also be decreased by using the ion-implantation in the drift region [107]. The field plate also shields the gate from the drain voltage, thus minimizing the drain to gate capacitance, which improves the RF signal gain. The pn junction and the field plate form a fairly uniform field between the gate and the drain resulting in better breakdown voltage.

#### 2.2.2.3 Vertical double-Diffused MOSFET (VDMOS)



Figure 2.15: Schematic of VDMOS device

A means to reduce the continually increasing chip size is brought by the VD-MOS transistor [108]. Figure 2.15 shows the schematic representation of n-type VDMOS device [99, 100]. Since in these devices, the drain is at the back surface, a variety of junction edge termination schemes can be utilized at the perimeter of the die. However, the channel itself remains on the top surface and thus the current flows laterally through the channel and vertically through the lightly doped drift region. The channel in the device is created using double diffused process and thus it has lateral non-uniform doping. The VDMOS device sacrifies speed for lower on-resistance and denser high-voltage layout due to large gate-drift overlap.

# 2.2.3 HV-MOSFET Operation

The following analysis will focus on the operation of LDMOS device (Figure 2.14) which is the one used for the purposes of this Thesis. The electrical behavior of

this device has to be understood and the first way to accomplish this is the segregation of the device in specific parts as in Figure 2.16. The LDMOS device is distinguished into two parts - the intrinsic MOS or Low-Voltage (LV) or channel part and the drift region part. The intrinsic MOS is located between the source and the metallurgical junction or the so-called K-point of the device while the drift region extends from the K-point to the drain of the device. *L* is the length of LV channel part while  $L_{OVD}$ is the gate overlapped length in drift region. Particularly,  $L_{OVD}$  is a part of channel that is extended in the drift region part and it plays a significant role in LFN as will be explained later in this Thesis. The seperation described above is not real, it just used for a better understanding of the operation of the transistor [109].

The K point is of great interest from characterization and modeling point of view both for DC and LFN analysis, the potential at this point is defined as  $V_K$ . It was recently proved that the LV part of HV-MOSFET behaves like a low-voltage MOS device [110] where the K point becomes the intrinsic drain of the intrinsic MOS transistor. Potentials at K point and gate determine the operating conditions of the "inner" MOS device. It has been shown that  $V_K$  remains low no matter how much  $V_G$  and  $V_D$  are increased (Figure 2.17).



Figure 2.16: Detailed representation of LDMOS device

From Figure 2.17a, it can be shown that the value of  $V_K$  remains low even when  $V_D$  gets very high. This makes sense since the drift part of the device is designed to sustain the high voltages applied on the drain and thus the voltage drop on the intrinsic MOS is normally limited. From Figure 2.17b, it can be assumed that for constant  $V_D$ ,  $V_K$  potential increases with  $V_G$  initially but after reaching a peak it decreases. In more detail, when drain potential is low the current through the device is also low and in this case HV transistor behaves as an LV transistor since drift region is not still activated. Thus, the electron charge is accumulated at the surface of the oxide as the gate voltage increases. Since K point is a surface point, its potential increases with  $V_G$  (Section 2.1.2.1). When  $V_D$  also increases, a depleted area is created in the drift part. The major part of drain voltage drops on this depleted area, so for constant  $V_D$ ,  $V_K$  increases with the increase of  $V_G$ . But, and here is the contribution of drift part, in the same time the increase of gate potential creates an accumulation area at

the surface of the thin oxide at the drain size. When this accumulation charge is high enough to counterbalance the depleted part of the drift zone and to create a conductive channel,  $V_K$  reaches its maximum value. Once this channel is formed in the drift region, the potential lines redistribute all over the length of the current path from source to drain and as a result this redistribution at constant drain potential leads to the decrease of  $V_K$  [109]. The simulations in Figure 2.17, were performed with the recently established charge-based HV model [31, 32].



Figure 2.17: K point potential behavior

# 2.2.4 Basic High-Voltage MOSFET Effects

High-voltage devices show some special effects due to high electric field inside the device such as self-heating, quasi-saturation and impact ionization effects. In fact, some of these effects (self-heating and impact ionization) take part also in lowvoltage MOSFETs when channel length is significantly decreased and so electric field becomes quite high. As far as saturation is concerned it can be divided into two parts; the one that takes place in the intrinsic MOS and is similar with the standard MOSFET and the quasi-saturation that takes place in the drift region part. Moreover, there is another special effect due to different device processes between HV and standard MOSFET that has to be addressed and this is the lateral non-uniform doping of HV devices.

#### **Quasi-Saturation Effect**

The quasi-saturation effect [111] is one of the unique effects observed in HV-MOSFETs. In order to understand this effect, saturation mechanisms in HV-MOS should be discussed firstly[112]. Saturation in output current characteristic can occur because of the following three mechanisms:

- 1. Pinch-off in the channel: For a fixed gate voltage, if drain voltage is increased, the channel gets depleted and current saturates. This effect is called pinch-off and has already been introduced in standard long channel MOSFETs as the normal saturation mechanism. In HV devices, the channel pinch-off is generally observed at low  $V_G$  values (Figure 2.18  $V_G = 2.5 V$ ).
- 2. Velocity saturation in the channel: If the lateral electric field in the channel is more than the limit of the so-called critical field, the velocity of the electrons get saturated and thus there is no further increase in the current even if drain voltage continues to increase. This velocity saturation effect is very common phenomenon in short channel MOSFETs. In HV-MOSFETs, this effect is usually observed for medium to high  $V_G$  values (Figure 2.18  $V_G = 2.75..3.5V$ at  $V_{DS} = 20V$ ). In this case, the output characteristics are equally distanced for equal increase in  $V_G$ .
- 3. Velocity saturation in the drift region or quasi-saturation: Another saturation mechanism may take place because of the saturation in the drift region while intrinsic MOS is still not saturated. In reality current is not saturated in this case. If drift is velocity saturated and intrinsic MOS operates in linear region, the increase in  $V_G$  does not increase current level significantly and gate bias has no or little effect (Figure 2.18  $V_G = 3, 3.5, 4V$ ).

All or any two of the above effects may occur simultaneously and thus may not be easily distinguished from each other.



Figure 2.18: Output characteristic of a HV-MOSFET

# Self-Heating Effect

The self-heating effect [109, 113, 114, 115, 116, 117, 118] represents the heating of the device due to its internal power dissipation. This effect appears when high levels of power are attained in the device which leads to an increase in the internal

temperature of the device and has as a result the current to decrease as shown in Figure 2.19. This decrease is caused by the decrease of mobility due to the high temperature. Generally, this increase of temperature affects the threshold voltage and the velocity saturation effect, apart from mobility.



Figure 2.19: self-heating effect

#### **Impact Ionization Effect**

Impact ionization effect also takes place in standard LV-MOSFETs [2]. Longituidinal electric field in channel from source to drain is increasing with the increase of  $V_{DS}$ . Its peak value is at the drain to channel junction and depends on  $V_{DS}$  and L. At this critical value ( $E_{CRIT}$ ) the velocity of the carriers gets saturated (Velocity Saturation). In fact, the carriers continue to acquire kinetic energy but their velocity is randomized by the excessive collisions such that their velocity along the field direction is not increased, but their kinetic energy does. Depending on the statistics of this scattering, a small fraction of overall carriers acquires a significant amount of energy and become the so-called hot carriers. The higher the field the higher the proportion of hot carriers. In MOSFETs, high fields occur in saturation in the pinchoff region. For such high fields, the cool electrons enter pinchoff region, get heated by the field and some of them (hot carriers) acquire enough energy to create impact ionization with silicon atoms with a result new electrons and holes to be created. The new electrons join channel electrons and move towards drain  $(I_{DS})$  while the holes are pushed by the depletion field to the substrate so impact ionization or substrate current  $(I_{DB})$ is created. This current is proportional to the number of electrons per unit time which in turn is proportional to  $V_{DS}$ . For a given  $V_{DS}$  when  $V_{GS}$  increases,  $I_{DS}$  increases as well as  $I_{DB}$  since electrons' flow in the channel is higher so hot carriers' proportion is also higher. Further increase of  $V_{GS}$  has as a result the increase of pinchoff potential  $V_P$  (Equation 2.20) and so, after a point when the device gets out of pinchoff region, the fields get decreased and the  $I_{DB}$  becomes negligible.

Impact ionization effect in HV devices is affected by both the channel and the drift region. At low currents where LV part is active, the effect is activated as described above for the standard MOSFETs. At high currents, hot carriers are generated near the drain end in the drift region. That is the reason that there is an increase in  $I_{DB}$  at higher  $V_{GS}$  (Figure 2.20).



Figure 2.20: Impact ionization effect

#### Lateral Non-Uniform Doping Effect

As far as AC behavior of HV-MOSFETs is concerned, lateral non-uniform doping in the channel of HV-MOSFET affects the capacitances depending on the bias regime. According to Figure 2.21a, a conventional MOS device could be uniformly doped or lateral non-uniformly doped (LAMOS). In uniform MOS device the doping at source and drain size ( $N_S$ ,  $N_D$ ) are equal while in LAMOS there is a decrease of doping towards the drain size. The lateral doping gradient is approximated by the complementary error function [101, 119, 120]:

$$N_A(x) = N_S.erfc\left[k_n\left(\xi\right)\right] \tag{2.42}$$

where  $\xi = \frac{\chi}{L_{ch}}$  is the normalized position along the channel and  $k_n$  is a parameter representing the doping gradient. Higher  $k_n$  means sharp decrease in the doping level from source to drain and vice-versa. In Figure 2.21b, a HV device is shown which doping is also determined by the LV channel part which can again be uniform or LAMOS as explained above. Usually and due to fabrication reasons, HV devices have lateral non uniform doping. This technique was first used to SOI MOSFETs since it gives some solutions to short channel effects while it improved device performance by changing doping levels in different length ratios of channel region in lateral direction.



(a) LV-MOSFET with (LAMOS) and without (b) HV-MOSFET with and without lateral non-(MOS) lateral non-uniform doping

uniform doping

Figure 2.21: Lateral non-uniform doping in both LV and HV-MOSFETs

#### **Charge-Based High-Voltage Model** 2.2.5



Figure 2.22: Schematic of HV-MOSFET compact model

The accurate compact modeling of HV-MOSFETs has always been a great challenge in the device modeling community from the onset of the development of these devices in the early '70s. The first modeling approaches were then introduced [121]. In the following decades many attempts have been reported to model the different architectures of HV-MOSFETs, most of which are sub-circuits models [122, 123] and not physical ones. Lately, enough compact models have been proposed but they are not considered to be complete [124, 125, 126, 127]. The first attempt for

a charge-based modeling of HV device is found in [101, 128, 129], where the intrinsic part modeling is based on EKV model adjusted properly so as to cover the specific characteristics of the intrinsic MOS such as the lateral non uniform doping [31, 101, 119, 120] while the drift region is modeled as a scalable drift resistance [130, 131]. An important aspect of this model is the scalability as well as the correct modeling of special effects such as quasi-saturation and self-heating. The usage of a bias-dependent resistance to model drift region offers fast convergency but fail to capture the physical phenomena that appear. This was addressed in [32, 132] where a new full charge-based model for drift region of HV-MOSFETs was proposed.



Figure 2.23: Two dimensional approach of a HV-MOSFET



Figure 2.24: Linearization of  $q_k$  and  $\psi_k$ 

As mentioned above, a charge-based approach is applied both in the intrinsic part and the drift region. The, in series combination of the above two charge-based models are shown in a simplified way in Figure 2.22. As far as the LV part of

the device, K-point is considered to be the inner drain node and the fundamental equations of this EKV-like model are (Section 2.1.4):

$$2q_{s(k)} + lnq_{s(k)} = u_P - u_{s(k)}$$
(2.43)

$$i = \frac{I_{KS}}{I_{SPEC}} = \left[i_f - i_r\right] \begin{cases} i_f = q_s^2 + q_s \\ i_r = q_k^2 + q_k \end{cases}$$
(2.44)

The physics-based compact model proposed for drift region [32, 132], considers this region as a simple one-dimensional problem, approach similar with charge-based LV model. It applies the charge sheet approximation and proves a linear relation between the charge in drift region and surface potential. The whole approach of the analysis is presented in Figure 2.23, where the x-axis is the inner LV-MOSFET and the y-axis represents the drift region.  $N_{DK}$ ,  $L_{DK}$ ,  $Z_{DK}$  are the doping, the length of depletion area and the thickness of drift region respectively. Width W is considered to be common in both parts.

Normalizations of potentials and charges in drift region are defined with the same concept as in EKV model. As it can be observed in Figure 2.24, there is a linear dependence of normalized drift region charge under the K point,  $q_k$  and the surface potential  $\psi_k$  at the same point:

$$q_k = n_k (\psi_k - \psi_{pk}) \tag{2.45}$$

where as in Equation 2.26,  $\psi_k$ ,  $\psi_{pk}$  are the surface potential and pinchoff surface potential at K-point respectively and  $n_k$  is defined as the slope factor in the same point. If Poisson equation is applied in the drift region (y-axis) and due to charge conservation, the basic charge-voltage relationship that results is:

$$2\frac{-q_k}{2n_k} + ln\frac{-q_k}{2n_k} = u_{Pk} - u_k \tag{2.46}$$

which is quite similar with Equation 2.28. In Figures 2.25, 2.26, the IV part of the complete charge-based HV-MOSFET model [31, 32] seems to predict very well the DC behavior of both long and short 50 V transistors from a  $0.35 \,\mu m$  HV-CMOS process for all regions of operation.



Figure 2.25: Transfer a) and output characteristics (b) are shown for long 50V transistors.  $I_D$  vs.  $V_G$  is shown in linear and logarithmic scale. Measurement (markers), model (lines).



Figure 2.26: Transfer (a) and output characteristics (b) are shown for short 50V transistors.  $I_D$  vs.  $V_G$  is shown in linear and logarithmic scale. Measurement (markers), model (lines).

# Chapter 3

# Low-Frequency Noise in MOSFETs

# 3.1 Introduction

Noise is considered a random process and in MOSFETs is associated with current or voltage fluctuations. As mentioned earlier, these fluctuations reduce the signal information, thus are considered undesirable. Due to this random nature, noise is classified as a stochastic signal which is characterized by its average power while the signal to noise ratio (SNR) is considered very important in electronic circuits. This significance of noise, makes the study and understanding of its fundamental characteristics, crucial. In the beginning of this chapter, the stochastic nature of noise will be presented and its main characteristics will be addressed. Following that, the noise sources in a MOSFET device will be introduced with focusing on basic principles of LFN and how it is related to generation-recombination mechanism. The last section of the chapter discusses 1/f noise modeling. A general methodology for noise modeling is first discussed and then the main contributions of this kind of noise such as carrier number fluctuations, mobility fluctuations and series resistance effects are introduced while existing modeling aproaches of these effects are presented and compared. After this, the new charge-based 1/f noise compact model [24, 33] based on the EKV compact model [25, 42] is presented. For the purpose of this Thesis, 1/f noise measurements were performed in our lab and the measurement set-up is described. Finally our new model is evaluated and tested with data from two different CMOS processes.

# 3.2 Noise as a Stochastic Signal

Figure 3.1 shows the current fluctuation of a resistor. This fluctuation takes place due to thermal effect and creates current noise in the device. Noise is a stochastic, statistical signal which means that its value can not be predicted at any time even if the past values are known. Because of the latter, noise in electronic devices and circuits can only be examined through long term observation of its behavior. Such study could lead to the construction of statistical models that can predict some important properties of noise such as its average power and its Power Spectral Density (PSD) from the frequency point of view [38].



Figure 3.1: Current fluctuation in a resistor

Average power of noise can be defined as:

$$P_{av} = \lim_{T \to \infty} \frac{1}{T} \int_0^T x^2(t) dt$$
(3.1)

where x(t) is a stochastic signal, noise in our case and  $P_{av}$  is expressed in  $V^2$  rather than W in order to simplify calculations. The actual power delivered to a load can be easily calculated by dividing  $P_{av}$  with the resistance of the load. In frequency domain, noise spectrum (PSD) is used to characterize the average power the signal carries at each frequency. An easy way to calculate PSD as it has been mentioned earlier, is using the Fast Fourier Transform of the stochastic signal:

$$S(f) = \lim_{T \to \infty} \frac{|X(f)|^2}{T}$$
(3.2)

where S(f) is the PSD of noise and X(f) the FFT.

# 3.3 Noise Sources in MOSFETs

In this section the fundamental physical noise sources in a MOS device are presented. First of all, thermal noise is introduced the spectrum of which is independent to frequency. Shot noise at the gate of the MOSFET is also mentioned. Low Frequency Noise is dominant at lower frequencies below the corner frequency which is the frequency point where thernal noise and LFN meet, having equal PSDs (Figure 3.2). LFN consists of flicker (1/f) and, especially as device dimensions shrink, of generation-recombination (RTS) noise.



Figure 3.2: Drain current PSD in a MOSFET

### 3.3.1 Thermal Noise

Figure 3.1 exhibits the thermal noise in a resistor. This kind of noise, also called Nyquist or Johnson noise, is associated with the thermal random motion of charge carriers. MOSFETs also exhibit thermal noise due to local random fluctuations of the carrier velocity. A lot of research has been devoted to compact modeling of thermal noise in MOSFETs [1, 2, 133, 134, 135]. Apart from the long channel approximation, short channel phenomena have great influence on thermal noise such as velocity saturation (VS), channel length modulation (CLM) and carrier heating (CH) effects. In the EKV3 model, the impact of VS and CH on thermal noise is connected with the dimensionless critical field parameter  $\lambda_c$  (Equation 2.36) while as far as CLM is concerned, only the active region contributes to channel thermal noise [22, 23]. The total EKV3 approach of thermal noise is:

$$S_{id} = 4kTg_n \frac{I_{SPEC}}{U_T}$$
(3.3)

where K is the Boltzmann's constant, T is the Kelvin temperature and

$$g_{n} = \frac{2}{(1 + \frac{2U_{T}(q_{s} - q_{d})}{E_{c}L_{eff}})^{2}(q_{s} + q_{d} + 1)} \times \left(\frac{q_{s}^{2} + q_{s}q_{d} + q_{d}^{2}}{3} + \frac{U_{T}^{2}i^{2}}{E_{c}^{2}L_{eff}^{2}} + \frac{(\frac{2U_{T}i}{E_{c}L_{eff}} + 1)(q_{s} - q_{d})}{4} + \left(\frac{2U_{T}i}{E_{c}L_{eff}} - 1\right)\frac{U_{T}i}{2E_{c}L_{eff}}(q_{s} + q_{d} + 1)ln\frac{q_{s} + \frac{1}{2} - \frac{U_{T}i}{E_{c}L_{eff}}}{q_{d} + \frac{1}{2} - \frac{U_{T}i}{E_{c}L_{eff}}}\right)$$
(3.4)

Channel thermal noise described above is "white" which means is independent of frequency. But for RF operation, thermal noise in channel is capacitively coupled to the gate of the device leading to the called Induced Gate Noise or Non-Quasi-Static (NQS) noise. Induced gate noise is proportional to the square of frequency.

#### 3.3.2 Shot Noise

Shot noise is another source of noise in MOSFETs which is connected with the gate leakage current [136]. In fact, it is associated to the direct current which flows across a potential barrier like a pn-junction. Shot noise is caused by the random fluctuation of the electric current due to the discrete nature of the electrons and does not depend on frequency. Its value is proportional to gate leakage current  $I_G$  and is given by:

$$S_{I_G^2,sh} = 2qI_G \tag{3.5}$$

# 3.3.3 Generation-Recombination (RTS) Noise

Generation-recombination noise is caused by trapping/detrapping mechanism in the MOSFET oxide. As it is known, drift and diffusion are the fundamental processes for creation of current through free carriers. The generation process involves the creation of free carriers, and the recombination process involves the trapping of these free carriers in defects. Low frequency noise in MOSFETs is strongly correlated with these carrier traps. Due to fabrication reasons, the dielectric oxide of a MOSFET contains local imperfections giving rise to traps. Because of these traps, a free carrier might be trapped and removed from the channel for a short time and then emitted back . In more detail, traps with energy levels significantly lower than quasi-Fermi level (EF) at the surface, are filled with carriers while traps with energy level significantly above EF are considered empty. Those traps with energy level difference of few KT above or below EF are the "crucial" traps. These have the probability of being active by capturing free carriers and then emitting these carriers back to the conduction band. The emission of the free carrier after a short time occurs due to the thermal energy of crystal lattice. This is the trapping/detrapping mechanism which consists of a series of independent discrete events. Each such trapping/detrapping event causes fluctuations in number as well as in mobility of free carriers and as a result channel current is also fluctuated which leads to the creation of generation-recombination noise. Each single trapping/detrapping process leads to a Lorentzian-like PSD or Random Telegraph Noise (RTS) in time domain [1, 137, 138, 139, 140, 141, 142, 143, 144]. In Figure 3.3, a free electron being trapped is shown.



Figure 3.3: An electron being trapped in a MOSFET oxide

### 3.3.4 Flicker Noise

As it has been stated, flicker noise has a PSD inversely proportional to frequency and that is the reason it is also called 1/f noise. As it can be seen in Figure 3.2, it dominates at low frequencies below the corner frequency  $f_c$ . Because of both higher  $f_c$  and dimensions shrinking in modern CMOS technologies, flicker noise which scales inversely proportional to the gate area, becomes really significant. Three are the basic main causes to this kind of noise; carrier number fluctuation effect which connects flicker with RTS noise, mobility fluctuation effect originating from variations of carrier mobility and the series resistance fluctuation effect. A significant amount of modeling approaches of 1/f noise are available in literature but things remain quite ambiguous. Modeling of flicker noise is quite complicated as the rest of this Thesis will prove. Nevertheless, a basic, simple equation describing 1/f noise can be [145]:

$$S_{I_D^2} = K \frac{g_m^{EF}}{C_{OX}^{\prime} W L f^{AF}}$$
(3.6)

where  $g_m$  is the device transconductance, EF is a parameter quite close to 2, AF is a parameter determining the slope of the spectrum versus frequency and ideally is 1 but can take values from 0.8 up to 1.2 and K is a constant which depends on device

and process. The inversely proportional behavior of flicker noise with gate area (WL) is apparent in Equation 3.6.

# **3.4 Flicker Noise Modeling in MOSFETs**

# 3.4.1 General Considerations

As it has been stated before, drain current in a MOSFET has noise spectrum that consists of two regions. Flicker noise is dominant below the corner frequency  $f_c$  and thermal noise prevails for higher frequencies with a white spectrum independent of frequency. Local random fluctuations of carrier mobility  $\mu$  or carrier number N can be considered the origin of low frequency noise in MOSFETs. These fluctuations can be caused by statistical perturbation in both  $\mu$  and N and can be modeled by adding a random current to the local DC current which then propagates to the terminals causing noise through these fluctuations. Any noise source can be described by a local noise source which depends on channel position and its PSD can be calculated by integration of the local noise source across the channel. Compact noise modeling in MOSFETs can be considered as the sum of two parts. Microscopic part which has to do with the definition of a local noise source in an elementary slice of the channel based on the stochastic nature of noise and the macroscopic part which involves the calculation of the total noise in a terminal through the integration process mentioned above. It is important to mention here that local noise sources located in the channel can be considered small as well as uncorrelated and as a result, the whole noise analysis that follows can be considered linear and furthermore the principle of superposition by adding the effects of all local noise sources can be applied under these circumstances [22]. Local noise sources added in device channel can be either current or voltage sources. Generally there are two ways of representing noise, drain current noise  $S_{I_D^2}$  or output referred noise and gate voltage noise  $S_{VG}$  or input referred noise. Usually, output noise is measured as in this work and input noise is calculated through the simple equation:

$$S_{VG} = \frac{S_{I_D^2}}{g_m^2}$$
(3.7)

Figure 3.4 illustrates these two representations of noise. Three methods have been poposed for compact noise modeling:

- Langevin or Klaassen-Prins [135, 146, 147, 148]
- Equivalent small-signal approach [81, 134, 149, 150]
- Impedance field method [151, 152]



Figure 3.4: Input referred noise voltage source and equivalent output referred noise current source

In long channel approximation, all the above three methods give the same results but this is not the case in short channel where mobility starts to depend on electric field. Generally speaking, this mobility degradation has to be taken into account by noise modeling approaches. Focusing on flicker noise, a thorough analysis and comparison of different approaches which are extracted from the above three general methods, is carried out in the following section before the new 1/f noise model covering all the short channel effects is presented. Carrier number fluctuation effect caused by the fluctuations in carrier density N, mobility fluctuation effect caused by fluctuations in carrier mobility  $\mu$  and series resistance effect are the main contributors to 1/f noise in a MOSFET. Initially, a general noise modeling methodology which is used in EKV3 model is proposed which can then be applied for the extraction of the new 1/f noise model in the rest of the chapter. As stated above, before the implementation and evaluation of the new model, different contributions of flicker noise are addressed with the various modeling approaches that are available in bibliography so far.

# 3.4.2 A Generalized Noise Modeling Methodology in MOSFETs - EKV3 Approach

In this section, a general noise analysis will be derived which then can be applied in 1/f noise modeling presented later in this chapter [22]. This analysis can also been applied in thermal noise modeling which is not an objective of this Thesis. Under the assumption that the channel is noiseless apart from an elementary slice between positions *x* and  $\Delta x$  as it is shown in Figure 3.5, the microscopic noise coming from this slice of the channel can be modeled as a local current noise source  $\delta I_n$  with a PSD  $S_{\delta I_n^2}$  which is connected between *x* and  $\Delta x$  in parallel with the resistance of the slice  $\Delta R$  (Norton equivalent). The transistor then can be split into two noiseless transistors M1 and M2 on each side of the local current noise source at the source and drain side ends with channel lengths equal to *x* and L - x respectively. Since the voltage fluctuations on parallel resistance  $\Delta R$  are small enough compared to thermal voltage  $U_T$ , small signal analysis can be used in order to extract a noise model according to which, M1 and M2 can be replaced by conductances  $G_1$  and  $G_2$  equal to  $G_1 = G_{md1}$  and  $G_2 = G_{ms2}$ . The total channel conductance comes from the series connection of  $G_1$  and  $G_2$  as:  $\frac{1}{G_{ch}} = \frac{1}{G_1} + \frac{1}{G_2}$ . The fluctuation of the current due to the local current noise source at the drain

The fluctuation of the current due to the local current noise source at the drain side  $\delta I_{nD}$  and its corresponding PSD,  $S_{\delta I_{2D}^2}$ , are given by Equations 3.8, 3.9.

$$\delta I_{nD} = G_{ch} \Delta R \delta I_n \tag{3.8}$$

$$S_{\delta I_{nD}^2}(\boldsymbol{\omega}, \boldsymbol{x}) = G_{ch}^2 \Delta R^2 S_{\delta I_n^2}(\boldsymbol{\omega}, \boldsymbol{x})$$
(3.9)

$$S_{\Delta I_{nD}^2}(\boldsymbol{\omega}) = \int_0^L G_{ch}^2 \Delta R^2 \frac{S_{\delta I_n^2}(\boldsymbol{\omega}, x)}{\Delta x} dx$$
(3.10)

The PSD of the total noise current fluctuation at the drain side  $S_{\Delta I_{nD}^2}^{-1}$  due to all different sections along the channel is obtained by summing their elementary contributions  $S_{\delta I_{nD}^2}$  assuming that the contribution of each slice at different positions along the channel remains uncorrelated (Equation 3.10).



Figure 3.5: MOSFET cross-section with a local current noise source

# 3.4.3 Carrier Number Fluctuation Effect

#### 3.4.3.1 Basic Physics-Relation with RTS Noise

The carrier number fluctuation theory ( $\Delta N$ ) [153, 154, 155, 156, 157, 158] first proposed by McWhorter [159], is strongly connected with generation-recombination noise and is caused by the random trapping/detrapping of charge carriers into or from traps located into the oxide interface. According to the principles of generation-recombination mechanism presented before, each trapping/detrapping process from a single trap leads to an RTS in time domain which results in Lorentzian-like PSD [1, 137]. How and under what circumstances, the superposition of these spectra can

 $<sup>{}^{1}</sup>S_{\Delta I_{DD}^{2}}$  will be replaced by  $S_{I_{DD}^{2}}$  in  $A^{2}/Hz$  in the rest of this Thesis for simplicity

create 1/f noise will be presented below. It is important to mention here the usage of RTS noise as a characterization tool for the quality or reliability of MOSFETs. More particularly, important information for the oxide quality can be provided by characterising the oxide traps through RTS noise analysis [160, 161, 162, 163, 164].



Figure 3.6: Drain current RTS noise in time domain

The trapping/detrapping approach assumes a distribution of trapping times that arise from the transition of electrons from the semiconductor surface to traps located in the oxide [139]. Each trap is characterized by a relaxation time  $\tau$  determined by the mean time needed for getting captured  $\tau_c$  and the mean time needed for getting emitted  $\tau_e$  (Figure 3.6) and claculated as:

$$\tau = \frac{1}{\frac{1}{\tau_c} + \frac{1}{\tau_e}} \tag{3.11}$$

For each trap, the observed current fluctuation would resemble an RTS with two possible states high and low where the two time constants referred above  $\tau_c$  and  $\tau_e$  correspond to the mean high and mean low time. A Lorentzian-like PSD is shown in Figure 3.7 and such spectra dominate in today's very small area transistors where the number of traps is quite low and an individual carrier trapping can be observed [162, 165]. The main characteristics of such a PSD are the plateau A below  $f_c$  and the  $1/f^2$  behavior above  $f_c$ . The equation describing this kind of PSD is:

$$S_{I_D^2} = \frac{A}{\left(1 + \frac{f}{f_c}\right)^2} \left(A^2/Hz\right)$$
(3.12)

The fundamental principle of generation-recombination noise declares that a trap is an energy state in band gap with an energy level between conduction and valence level [144]. When the energy level of a trap approaches the Fermi level (*EF*) then  $\tau_c = \tau_e$  and the activity of trap becomes maximum meaning that the probability of capturing or releasing an electron becomes maximum. The RTS caused by a single trap can be created by two ways. Firstly, the captured electron takes no further part in the conductance process thus there is a fluctuation in the number of carriers N and secondly the electron capture will make the trap more negatively charged and this modulates the position in the channel. The latter known as Coulomb scattering effect causes a fluctuation in the mobility of the carriers  $\mu$  and is much more intense than simple carrier number fluctuation effect [144].



Figure 3.7: Lorentzian PSD



Figure 3.8: Superposition of 5 Lorentzians gives 1/f

While Lorentzian-like PSDs dominate for small area devices, in larger MOS-FETs 1/f noise behavior prevails. Since in both cases, the basic principle creating noise is the trapping/detrapping effect, how is this 1/f shape is obtained? The answer is that the superposition of many uniformly positioned Lorentzians, results in 1/f spectrum as it can be observed in Figure 3.8. In order to have uniformly positioned Lorentzians, the distribution of their time constants should be uniform over an extensive range of frequencies as well. In order to extend this to ten decades, the spread in time constants must cover many orders of magnitude. Tunelling in a MOSFET oxide could account for relaxation times distributed between  $10^{-5}$  to  $10^8 \, sec$ . McWhorter [159] proved that a uniform spatial distribution of oxide traps near the interface will give rise to an appropriate distribution of time constants which if they added up, they form an 1/f noise spectrum [154, 157, 166, 167, 168, 169].

The dominant flicker noise source in MOSFETs is the group of traps located at very small distances from the interface (0 to 3 nm) [170]. If the density of these traps is uniform then AF = 1 which means that there is an ideal 1/f shape in the PSD, but if the added Lorentzians do not have a constant proportion placement, AF varies with frequency. If AF < 1 indicates that the trap density is decreasing deeper in the gate oxide while if AF > 1 is increasing [171].

#### 3.4.3.2 Existing Approaches

Two main approaches for modeling carrier number fluctuation effect ( $\Delta N$ ) in MOSFETs are available in literature. The Langevin method [170, 172, 173, 174, 175] and the flat band perturbation technique (FBP) [176, 177, 178, 179, 180, 181, 182]. Both of them are derived from McWhorter theory [159] and while for linear region operation the two methods coincide, in saturation region they give different results. FBP technique which is widely used in research labs and industry, is derived with taking into account approximations that are valid only in ohmic region and thus it errors under higher drain voltage operation. The main difference of Langevin and FBP approaches lies on the fluctuations of number of carriers and not in fluctuations of mobility due to Coulomb scatteribng effect as it will be proved analytically below. Even the Langevin method is not reliable for shorter channel lengths where short channel effects such as velocity saturation (VS) and channel length modulation (CLM) affect 1/f noise.

The thorough analysis is presented below starting with the generalized noise modeling approach introduced before for EKV3 (Section 3.4.2). After reaching a general charge-based formulation in order to be compatible with the EKV3 model, both Langevin and FBP methods are analyzed in a charge-based formulation with clarifying their main differences. After that, a complete approach is derived with taking into account the influence of short channel effects such as VS and CLM on  $\Delta N$  effect and this is the approach which is implemented in our recently established 1/f noise compact model for standard MOSFETs [24, 33]

If we consider a slice of the channel between x and  $x + \Delta x$  as in Figure 3.5, and if a number of carriers gets trapped at the position x, then the relative current fluctuation is given by:

$$\frac{\delta I_D(x)}{I_D} = \frac{\delta N}{N} + \frac{\delta \mu}{\mu}$$
(3.13)

where  $N(x) = -Q'_I(x)/q$  is the number of carriers per unit area with  $Q'_I$  the inversion charge per unit area and q the electron charge. The first term of Equation 3.13  $\frac{\delta N}{N}$  refers to carrier fluctuation while the second term  $\frac{\delta \mu}{\mu}$  shows the mobility fluctuation which is caused by the influence of trapping/detrapping mechanism on the scattering mechanism. This mobility fluctuation depends on the number of trapped charges per unit area  $N_t$  according to [174, 183]:

$$\frac{1}{\mu} = \frac{1}{\mu_0} + \tilde{\alpha}_c N_t = \frac{1}{\mu_0} + \alpha_c |Q_t'|$$
(3.14)

where  $Q'_t = -qN_t$  is the trapped charge density per unit area,  $N_t$  is the trap density in  $cm^{-2}$  and  $\alpha_c \triangleq \tilde{\alpha}_c/q$  is the Coulomb scattering coefficient which is about 10<sup>4</sup> Vs/C for electrons and 10<sup>5</sup> Vs/sec for holes in silicon [174, 183, 184, 185].

Accounting for Equation 3.14, Equation 3.13 can be transformed as:

$$\frac{\delta I_D(x)}{I_D} = \left(\frac{1}{N}\frac{dN}{dN_t} + \frac{1}{\mu}\frac{d\mu}{dN_t}\right)\delta N_t = \left(\frac{1}{N}\frac{dN}{dN_t} - \tilde{\alpha}_c\mu\right)\delta N_t \tag{3.15}$$

 $\delta N$ ,  $\delta N_t$  can be related if the following is taken into account. The fluctuation of the trapped charge  $\delta Q'_t$  can cause a variation in the surface potential  $\delta \Psi_S$  which is responsible for a change in all charges that depend directly on surface potential such as the inversion, the depletion and the gate charge. Due to charge conservation principle [170]:

$$\delta Q'_G + \delta Q'_B + \delta Q'_I = -\delta Q'_t \tag{3.16}$$

Each of these charge fluctuations of Equation 3.16 can be related to  $\delta \Psi_S$  according to [170]:

$$\delta Q'_G = -C'_{OX} \delta \Psi_S$$
  

$$\delta Q'_B = -C'_D \delta \Psi_S$$
  

$$\delta Q'_I = -C'_I \delta \Psi_S$$
(3.17)

It follows that [170]:

$$R \triangleq \frac{\delta N}{\delta N_t} = \left| \frac{\delta Q'_I}{\delta Q'_t} \right| = \frac{C'_I}{C'_I + C'_{OX} + C'_D}$$
(3.18)

It can be proved [22] that  $C'_I = -Q'_I/U_T$  so Equation 3.18 can be rewritten as [174]:

$$R \cong = \frac{Q'_I}{Q'_I - (C'_{OX} + C'_D)U_T} = \frac{Q'_I}{Q'_I - C'_{OX}U_T(1 + \frac{C'_D}{C'_{OX}})}$$
(3.19)

But from [22],  $1 + \frac{C'_D}{C'_{OX}}$  is defined as the slope factor *n* so Equation 3.19 becomes:

$$R \cong = \frac{Q_I'}{Q_I' - nC_{OX}' U_T} \tag{3.20}$$

From the definition of specific charge  $Q'_{SPEC}$  (Equation 2.27),  $-nC'_{OX}U_T = \frac{Q'_{SPEC}}{2}$  so:

$$R = \frac{\delta N}{\delta N_t} \approx \frac{Q'_I}{Q'_I + \frac{Q'_{SPEC}}{2}} = \frac{q_i}{q_i + 1/2}$$
(3.21)

where  $q_i = \frac{Q'_I}{Q^i_{SPEC}}$  is the normalized inversion charge. Using Equation 3.21 into Equation 3.15:

$$\frac{\delta I_D(x)}{I_D} = \left(\frac{1}{N}\frac{q_i}{q_i + 1/2} + \frac{\alpha\mu}{N_{SPEC}}\right)\delta N_t \tag{3.22}$$

where  $N_{SPEC} \triangleq -Q_{SPEC}/q = 2KTnC'_{OX}/q^2$  and  $\alpha \triangleq \alpha_c (-Q_{SPEC}) = \tilde{\alpha}_c N_{SPEC}$  is a coefficient related to Coulomb scattering coefficient. Since

$$N = -\frac{Q_I}{q} \iff \frac{1}{N} = -\frac{q}{Q_I} = -\frac{q}{q_i Q_{SPEC}} = \frac{1}{q_i N_{SPEC}}$$
(3.23)

then Equation 3.22 can become:

$$\frac{\delta I_D(x)}{I_D} = \left(\frac{1}{q_i + 1/2} + \alpha \mu\right) \frac{\delta N_t}{N_{SPEC}}$$
(3.24)

The corresponding PSD of the local noise source  $\delta I_n$  normalized to the square of the drain current is given by:

$$\frac{S_{\delta I_n^2}}{I_D^2} \mid_{\Delta N} = \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 \frac{S_{\delta N_t^2}}{N_{SPEC}^2}$$
(3.25)

The PSD of the trap charge density fluctuation  $S_{\delta N_t^2}$  depends essentially on the trapping mechanism and is defined by [1, 153, 159]:

$$S_{\delta N_t^2} = \frac{KT\lambda N_T}{W\Delta xf} \tag{3.26}$$

where *f* is the frequency,  $\lambda$  is the tunneling attenuation distance (*TAD*  $\approx$  0.1 *nm*) [153, 184, 185], and

$$N_T = \frac{N_t}{\lambda KT} \tag{3.27}$$

is the oxide volumetric trap density per unit energy in  $eV^{-1}cm^{-3}$  evaluated close to the Fermi energy level *EF*. Typical values of  $N_T$  extracted from measurements are from  $10^{17}$  to  $10^{16} eV^{-1}cm^{-3}$ .

According to the generalized noise modeling methodology in EKV3 described above (Section 3.4.2), the fluctuation of the drain current due to an elementary sec-
tion is given by Equation 3.9:

$$\frac{S_{\delta I_{nD}^2}}{I_D^2} |_{\Delta N} = G_{ch}^2 \Delta R^2 \frac{S_{\delta I_n^2}}{I_D^2} |_{\Delta N} = \left(\frac{\Delta x}{L}\right)^2 \frac{S_{\delta I_n^2}}{I_D^2} |_{\Delta N} = \left(\frac{\Delta x}{L}\right)^2 \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 \frac{S_{\delta N_t^2}}{N_{SPEC}^2}$$
(3.28)

where [22]:

$$G_{ch}^2 \Delta R^2 = \left(\frac{\Delta x}{L}\right)^2 \tag{3.29}$$

Combining Equations 3.10, 3.28, 3.29, the relative PSD of the total fluctuation of the drain current due to  $\Delta N$  effect can be calculated as:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta N} = \frac{1}{L^2} \int_0^L \Delta x \frac{S_{\delta I_n^2}}{I_D^2}|_{\Delta N} dx =$$

$$\frac{1}{L^2} \int_0^L \Delta x \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 \frac{S_{\delta N_t^2}}{N_{SPEC}^2} dx =$$

$$\frac{1}{L^2} \frac{S_{\delta N_t^2}}{N_{SPEC}^2} \int_0^L \Delta x \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 dx$$
(3.30)

From Equation 3.26 and *N<sub>SPEC</sub>* calculation, Equation 3.30 becomes:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta N} = S_D |_{\Delta N} \frac{1}{4} \int_0^1 \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 d\xi = S_D |_{\Delta N} \frac{1}{4i_d} \int_{q_d}^{q_s} \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 (2q_i + 1) dq_i$$
(3.31)

where

$$S_D \mid_{\Delta N} = \frac{q^4 \lambda N_T}{KTWLn^2 C_{OX}^{\prime 2} f}$$
(3.32)

and  $\xi = \chi/L$ ,  $dq_i/d_{\xi} = -i_d/(2q_i+1)$  are used for changing variables in the integral,  $i_d$  is the normalized current or inversion coefficient. Equation 3.31 gives as a first charge-based evaluation of the total drain current noise PSD normalized with squared drain current for carrier number fluctuation effect. The presence of the integral makes the analytical solution as well as its implementation in a compact model very tedious. The next step would be to solve this integral and the basic difference of Langevin and FBP methods is spotted at this point.

### **FBP** Approach

Inversion charge is considered to be uniform in the channel in linear region operation where  $V_{DS}$  is very low. Under these circuimstances, Equation 3.31 becomes:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta N} = S_D|_{\Delta N} \left[ \left( \frac{q_s - q_d}{i_d} \right)^2 + \left( \frac{\alpha \mu}{2} \right)^2 + \frac{\alpha \mu}{1 + q_s + q_d} \right]$$
(3.33)

Equation 3.33 is the charge-based approximation of FBP approach. In literature, FBP approach [177, 184, 186] is usually expressed by the following equation:

$$\frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N} = \frac{KTq^{2}N_{T}\lambda}{WLC_{OX}^{\prime 2}f} \left(\frac{g_{m}}{I_{D}}\right)^{2} \left(1 + \alpha_{c}\mu C_{OX}^{\prime}\frac{I_{D}}{g_{m}}\right)^{2}$$
(3.34)

For the validity of our analysis is very crucial to prove the equivalence between Equations 3.33 and 3.34. From the basic principles of the charge-based EKV3 current and transconductance model and from Equations 2.33, 2.34, 2.39, 2.40, it can be proved that:

$$\frac{g_m}{I_D} = \frac{G_{SPEC}}{I_{SPEC}i_d n} \left(q_s - q_d\right) = \frac{1}{nU_T} \left(\frac{q_s - q_d}{i_d}\right) \tag{3.35}$$

From Equation 3.34 with considering Equation 3.35 and taking into account that  $U_T = KT/q$  and  $\alpha = \alpha_c (-Q_{SPEC})$  we can end up in Equation 3.33:

$$\frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N} = \frac{KTq^{2}N_{T}\lambda}{WLC_{OX}'f} \left(\frac{g_{m}}{I_{D}}\right)^{2} \left(1 + \alpha_{c}^{2}\mu^{2}C_{OX}'\left(\frac{I_{D}}{g_{m}}\right)^{2} + 2\alpha_{c}\mu C_{OX}'\frac{I_{D}}{g_{m}}\right)^{2} = \frac{KTq^{2}N_{T}q^{2}(q_{s} - q_{d})^{2}\lambda}{WLC_{OX}'g_{s}fn^{2}K^{2}T^{2}i_{d}^{2}}$$

$$\left(1 + \frac{\alpha^{2}q^{2}\mu^{2}C_{OX}'a^{2}K^{2}T^{2}i_{d}^{2}}{4n^{2}K^{2}T^{2}C_{OX}'q^{2}(q_{s} - q_{d})^{2}} + \frac{2\alpha q\mu C_{OX}'nKTi_{d}}{2nKTC_{OX}'q(q_{s} - q_{d})}\right) = S_{D}|_{\Delta N}\left[\left(\frac{q_{s} - q_{d}}{i_{d}}\right)^{2} + \left(\frac{\alpha\mu}{2}\right)^{2} + \frac{\alpha\mu}{1 + q_{s} + q_{d}}\right]$$
(3.36)

### Langevin Approach

While in linear region FBP approach is considered valid since  $q_i$  is considered uniform, this is not the case in saturation and there Langevin approach gives the correct result. Solving the integral in Equation 3.31 gives us the following expression for total drain current noise PSD normalized with squared drain current for carrier number fluctuation effect [21, 22]:

$$\frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N} = S_{D}|_{\Delta N} \left[ \frac{1}{2i_{d}} ln \left( \frac{1+2q_{s}}{1+2q_{d}} \right) + \left( \frac{\alpha\mu}{2} \right)^{2} + \frac{\alpha\mu}{1+q_{s}+q_{d}} \right]$$
(3.37)

### Mobility Degradation due to VS-CLM Effect

Langevin method presented above gives correct result both for linear and saturation regions but do not take into account the mobility degradation due to the VS and CLM effect. A correct DC model such as EKV3 will give the correct value of mobility  $\mu$  and channel length  $L_{EFF}$  even for short channel devices but in the above Equations (3.33, 3.37), normalized drain current was calculated using Equation 2.34 which is valid in long channel MOSFETs. A correct formulation would use Equation 2.35 which takes into account VS effect. So [23, 33]:

$$\frac{S_{I_D^2}}{I_D^2} |_{\Delta N} = S_D |_{\Delta N}$$

$$\left[\frac{1}{2i_{d0}^2} \frac{i_{dlc}}{1 + \lambda_c (q_s - q_d)} ln \left(\frac{q_s + 0.5 - \frac{\lambda_c}{2} i_{dlc}}{q_d + 0.5 - \frac{\lambda_c}{2} i_{dlc}}\right) + \left(\frac{\alpha\mu}{2}\right)^2 + \frac{\alpha\mu}{1 + q_s + q_d}\right]$$
(3.38)

where  $i_{d0} = i_d = i_{dlc}|_{\lambda_c=0}$ . From Equation 2.35,  $\lambda_c$  equals to zero when critical field  $E_{CRIT}$  is very high and there Langevin method (Equation 2.37) is valid. This occurs in longer channel devices. Expression 2.38 provides a complete and detailed description of carrier number fluctuation effect in MOSFETs and it is the one included and applied in our recently established 1/f noise compact model for standard MOSFETs [24, 33] which will be presented later on in this chapter.

### Important Conclusions

From the above analysis and introduction of different charge-based approaches for carrier number fluctuation effect for 1/f noise in MOSFETs (Equations 3.33, 3.37, 3.38), very important conclusions can be extracted. The bias independent term  $S_D \mid_{\Delta N}$  is the same in all cases while the bias-dependent one which varies depending on the method will now on be symbolized as  $K_D \mid_{\Delta N}$  [22]. The first attempts of modeling  $\Delta N$  effect in MOSFETs either with Langevin or FBP method, had taken place without taking into account mobility fluctuations due to Coulomb scattering effect [170, 176, 177] and there the above equations are valid with product  $\alpha \mu = 0$ . Mobility fluctuation due to Coulomb scattering effect was first studied and correlated with the total  $\Delta N$  effect by [168, 173] and was then included extensively in modeling approaches [179, 182, 184, 185, 186, 187]. As mentioned before and is clear from the Equations 3.33, 3.37, 3.38, FBP and Langevin differences are spotted in the first term of  $K_D \mid_{\Delta N}$  related with fluctuation of number of carriers in all three cases (FBP:  $\left(\frac{q_s-q_d}{i_d}\right)^2$ , Langevin:  $\frac{1}{2i_d} ln\left(\frac{1+2q_s}{1+2q_d}\right)$ , Complete model including VS-CLM effect on mobility:  $\frac{1}{2i_{d0}^2} \frac{i_{dlc}}{1+\lambda_c(q_s-q_d)} ln\left(\frac{q_s+0.5-\frac{\lambda_c}{2}i_{dlc}}{q_d+0.5-\frac{\lambda_c}{2}i_{dlc}}\right)$ ), while the second and third term  $(\left(\frac{\alpha\mu}{2}\right)^2 + \frac{\alpha\mu}{1+q_s+q_d})$  related with mobility fluctuation due to Coulomb scattering is the same in all approaches.  $K_D \mid_{\Delta N}$  shows an increase in strong inversion

due to Coulomb scattering effect while in moderate inversion  $\alpha\mu$  influence is nearly negligible [22, 184, 186].



Figure 3.9:  $K_D \mid_{\Delta N}$  vs. *IC* for an NMOS with  $W = 2 \mu m$ , NF = 40, L = 70 nm in a) saturation and b) linear region. FBP stands for Equation 3.33, Langevin for 3.37 and Complete Model for 3.38.

The behavior of  $K_D |_{\Delta N}$  versus inversion coefficient *IC* is shown in Figure 3.9 for an NMOS device from 90 *nm* CMOS technology node with  $W = 2 \mu m$ , *NF* (number of fingers) = 40 and L = 70 nm at f = 10 Hz [24]. All the three approaches analysed before are shown for both saturation (Figure 3.9a) and linear (Figure 3.9b) region. It is clear that while FBP and Langevin method coincide for  $V_{DS} = 50 mV$ , FBP underestimates 1/f noise for  $V_{DS} = 0.8 V$  confirming basic theory [23]. Moreover the complete model, taking into account short channel effects shows that especially in saturation region where VS and CLM are intense,  $K_D |_{\Delta N}$  is significantly decreased. Furtermore the dependence of  $K_D |_{\Delta N}$  on Coulomb scattering effect is also confirmed since it increases in higher current region when  $\alpha\mu$  product is not equal to zero. It is easily understood that the two fundamental parameters of  $\Delta N$  effect,  $N_T$ ,  $\alpha_c$ , can be easily extracted. In moderate inversion  $N_T$  can be extracted since there  $\alpha\mu$  is negligible and then in strong inversion  $\alpha_c$  can be extracted [186]. Results in Figure 3.9 were produced by implementing all three Equations 3.33, 3.37, 3.38 in Verilog-A and making the simulations with EKV3 model after the DC model was correctly extracted. The detailed procedure of extracting the values of the 1/f noise parameters  $N_T$ ,  $\alpha_c$  for the specific 90 nm technology node will be presented later on this chapter.

# 3.4.4 Mobility Fluctuation Effect

The mobility fluctuation effect ( $\Delta \mu$ ) was first proposed by Hooge [188] and expanded for semiconductor devices and especially MOSFETs by [189, 190]. It relates 1/f noise with fluctuation of the mobility of the inverted carriers of the transistor. In this approach, output noise is generated by the fluctuations of the carrier mobility and the PSD of the local noise current source of an elementary section is given by [1, 22]:

$$\frac{S_{\delta I_n^2}}{I_D^2} \mid_{\Delta \mu} = \frac{a_{\rm H}q}{W \Delta x (-Q_i) f}$$
(3.39)

where  $a_H$  is the unitless Hooge parameter ranges from about  $10^{-4}$  to  $10^{-6}$ . According to the generalized noise modeling methodology in EKV3 described above (Section 3.4.2), the fluctuation of the drain current due to an elementary section for  $\Delta\mu$  effect is given by Equation 3.9:

$$\frac{S_{\delta I_{nD}^2}}{I_D^2} \mid_{\Delta\mu} = \left(\frac{\Delta x}{L}\right)^2 \frac{S_{\delta I_n^2}}{I_D^2} \mid_{\Delta\mu} = \frac{\Delta x a_{\rm H} q}{W L^2 \left(-Q_i\right) f}$$
(3.40)

After following the same procedure as in  $\Delta N$  effect case (Equation 3.31), the PSD of the total fluctuation of the drain current due to  $\Delta \mu$  effect is given by:

$$\frac{S_{I_D^2}}{I_D^2} \mid_{\Delta\mu} = S_D \mid_{\Delta\mu} K_D \mid_{\Delta\mu}$$
(3.41)

with

$$S_D \mid_{\Delta\mu} = \frac{a_{\rm H}q^2}{KTWLnC'_{OX}f} \tag{3.42}$$

and

$$K_D \mid_{\Delta \mu} \triangleq \frac{1}{1+q_s+q_d} \left[ 1 + \frac{\ln(q_s/q_d)}{2(q_s-q_d)} \right]$$
(3.43)

Charge-based Equation 3.41 models the  $\Delta \mu$  effect and is included in the new 1/f noise EKV3 compact model [24, 33] after being implemented in Verilog-A. The

term  $S_D \mid_{\Delta\mu}$  (Equation 3.42) is independent of operating conditions while  $K_D \mid_{\Delta\mu}$  (Equation 3.43) describes the bias-dependence of mobility fluctuation effect.



Figure 3.10:  $K_D \mid_{\Delta\mu}$  vs. *IC* for an NMOS with  $W = 2 \mu m$ , NF = 40, L = 70 nm in both saturation and linear region. Equation 3.43.

The behavior of  $K_D|_{\Delta\mu}$  versus inversion coefficient *IC* is illustrated in Figure 3.10 for an NMOS device from 90 *nm* CMOS technology node with  $W = 2 \mu m$ , *NF* (number of fingers) = 40 and L = 70 nm at f = 10 Hz for both linear and saturation region [24]. It is quite obvious that  $\Delta\mu$  effect is dominant in subthreshold region while it becomes insignificant in strong inversion regime. It can easily be concluded that  $a_H$  parameter related to this effect can be extracted from weak inversion.

## **3.4.5** Series Resistance Effect

An additional effect can give rise to 1/f noise under specific conditions and this is the source and drain series resistance effect [22, 191, 192]. This 1/f noise contribution can be modeled by two voltage sources in series with the resistances at source and drain,  $R_S$ ,  $R_D$  respectively. Assuming that  $R_S$ ,  $R_D$  are both equal to  $R_{\alpha}/2$ , the PSD of the drain current fluctuation due to series resistance effect is given by:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta R} = \frac{S_{\Delta V_R^2}}{I_D^2} \frac{G_{ms}^2 + G_{md}^2}{\left[1 + (G_{ms} + G_{md})R_a/2\right]^2}$$
(3.44)

where  $S_{\Delta V_R^2}$  is the PSD of the 1/f noise voltage sources in series with  $R_S$ ,  $R_D$  mentioned above. Assuming that  $(G_{ms} + G_{md})R_a/2 \ll 1$ , then Equation 3.44 turns to:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta R} = S_{\Delta R^2} \left( G_{ms}^2 + G_{md}^2 \right)$$
(3.45)

where  $S_{\Delta R^2} = S_{\Delta V_R^2} I_D^2$ . The charge-based formulation of Equation 3.45 is given by:

$$\frac{S_{I_D^2}}{I_D^2} \mid_{\Delta R} \simeq S_{\Delta R^2} G_{SPEC}^2 \left( q_s^2 + q_d^2 \right)$$
(3.46)

due to Equations 2.38, 2.39. The bias-dependent term  $K_D |_{\Delta R} = q_s^2 + q_d^2$  of Equation 3.46 shows that the contribution of series resistance effect becomes dominant at very strong inversion while it is insignificant in moderate and weak inversion.



Figure 3.11:  $K_D \mid_{\Delta R}$  vs. *IC* for an NMOS with  $W = 2 \mu m$ , NF = 40, L = 70 nm in both saturation and linear region. Equation 3.46.

This behavior is shown in Figure 3.11 while  $S_{\Delta R^2}$  which will be used as a model parameter can be extracted from the high current regime after all the other parameters related to carrier number and mobility fluctuation effects ( $N_T$ ,  $\alpha_c$ ,  $a_H$ ) have already been extracted.

# 3.4.6 Charge-Based 1/f Noise Model - EKV Implementation

The total PSD of flicker noise results from summing the individual 1/f noise components as described before, namely the components due to number fluctuations, mobility fluctuations, and series resistance fluctuations (Sections 3.4.3, 3.4.4, 3.4.5), given by the Equations 3.38, 3.41, 3.46, respectively. The final expression of flicker noise in MOSFETs, as implemented in the EKV3 model [33], is given by:

$$\frac{S_{I_D^2}}{I_D^2} = \frac{S_{I_D^2}}{I_D^2} |_{\Delta N} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta \mu} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta R}$$
(3.47)

As shown in Figures 3.9, 3.10, 3.11, each of these effects is dominant under different operating conditions. This will be addressed later when our new model will be validated with data from two different experimental CMOS technology nodes at 180 and 90 *nm*. Carrier number fluctuation effect ( $\Delta N$ ) dominates in moderate and early strong inversion (*roughly* 0.03 < *IC* < 30), mobility fluctuation effect ( $\Delta \mu$ ) in weak inversion (*IC* < 0.03) whereas series resistance effect ( $\Delta R$ ) in very strong inversion (*IC* > 30) and is apparent mostly for short channel devices. Further qualitative analysis and evaluation of the behavior of the model will take place later on after comparing the model results with real data measured in our lab.

The physical equations of the 1/f noise model presented above have been coded in Verilog-A and integrated in the EKV3 model code. Since 1/f noise equations are bias-dependent, the 1/f noise model is strongly related to the IV model. Consquently, a correct extraction of the DC parameters of EKV3 model is required before flicker noise parameters are extracted. The EKV3 model is a complete model including all the effects which define the behavior of a MOSFET and as a result the DC quantities which appear in 1/f noise equations already include dependence on bias conditions and geometry. For example, the slope factor *n* which appears in  $S_D \mid_{\Delta N}$ ,  $S_D \mid_{\Delta \mu}$  "biasindependent" quantities (Equations 3.32, 3.42) is in fact slightly bias-dependent, as well as geometry-dependent as predicted by the IV model. Consequently this will also be reflected in the 1/f noise model. The same can be concluded for carrier mobility  $\mu$ , oxide capacitance per unit area  $C'_{OX}$  and effective width and length of the transistor  $W_{EFF}$ ,  $L_{EFF}$ . The 1/f noise model is already included in known simulators such as specte, spice, hpeesofsim etc.

# 3.4.7 1/f Noise Measurement Set-up

Before validatiion of our new model with experimental data, the 1/f noise measurement set-up is briefly described. It consists off the following instruments:

- Cascade Microtech Probe Station
- Standford Research SR570 Low Noise Amplifier
- Agilent 35670 Dynamic Signal Analyzer
- HP 4142A Parameter Analyzer
- Low-pass Filter (1*Hz*)
- USB to GPIB Interface

On-wafer measurements were performed using a Cascade Microtech probe station with Microchamber, and devices were biased via low pass filter (1 Hz) from an HP 4142B Source Measurement Unit. The drain current noise is amplified with a Standford Research SR570 LNA, and analyzed with an Agilent 35670A DSA. In Figure 3.12, the 1/f noise measurement set-up is illustrated both in a diagram (Figure 3.12a) and in full detail with photos of the instruments, the cables and the interconnections (Figure 3.12b). The whole system was provided by AdMOS. Software used to make

the measurements was Agilent ICCAP while a specialized user interface which permits the simple performance of the measurements was also implemented by AdMOS and provided to us.



Figure 3.12: 1/f noise measurement set-up a) basic diagram and b) complete set-up with all instruments and interconnections

Through this software, one can make IV measurements firstly by defining simple transfer and output characteristic set-ups, in order to ensure the correct operation of the device and then by choosing specific bias points which have already been included in IV set-ups, can make the 1/f noise measurements. An indicative example of measured noise is presented in Figure 3.13, where the noise of an NMOS transistor of 180 nm experimental CMOS process with  $W = 5 \,\mu m$  and  $L = 2 \,\mu m$  is shown at different gate voltage values at saturation region. It is important to mention here that the whole 1/f noise analysis in this Thesis is mainly based on the bias-dependence of flicker noise. In order to study this dependence, a normalization must be done as far as frequency is concerned. The best approach is to see flicker noise at  $1 \,Hz$  and the way to achieve this is to multiply 1/f noise data with frequency and then average the result in order to extract one value at  $1 \,Hz$ . This procedure is followed in almost every bias-dependent analysis of 1/f noise that takes place in the rest of this Thesis and is shown schematically in Figure 3.14. Special attention should be paid at the corner frequency of each spectrum. The lower the inversion level, the lower the  $f_c$ becomes as it can be seen in Figure 3.13 and thus the above normalizing method should be applied in a range of frequencies where 1/f noise behavior exists.



Figure 3.13: Measured noise  $S_{ID}$  vs. frequency for an NMOS with  $W = 10 \,\mu m$ ,  $L = 180 \,nm$  at saturation region  $(V_D = 1.2 V)$  for different gate voltage values  $(V_G = 0.35, 0.4, 0.5, 0.6, 0.8, 1.2, 1.8 V)$ .



Figure 3.14: Procedure followed to extract average 1/f noise at 1 Hz

# 3.4.8 Results-Discussion

After presenting the fundamental physics of 1/f noise in MOSFETs and after implementing a compact model based on this theory, our model will be now validated at two experimental CMOS technology nodes; one at 180 nm measured in our lab as mentioned before and another at 90 nm provided by the industry. Biasdependence and scaling of 1/f noise which is an important subject for the design of analog/RF integrated circuits in scaled CMOS technology, is examined in this section including experimental characterization and compact modeling for both NMOS and PMOS devices in both nodes mentioned above [24, 33]. The 1/f noise compact model approach is based on a charge-based formulation as presented analytically in the previous sections, including carrier number fluctuation, mobility fluctuation and series resistance fluctuation 1/f noise mechanisms (Equations 3.38, 3.41, 3.46, 3.47). In 180*nm* CMOS process, the complete compact model is applied while in 90*nm*, series resistance effect is excluded while a simpler approach is used for carrier number fluctuation effect (Equation 3.37). 1/f noise bias-dependence and scaling is covered over a wide range of geometry and bias, from long to short channel, weak to strong inversion and linear to saturation regimes. The carrier number fluctuation model allows to well represent increased noise in strong inversion while mobility fluctuation is found to be significant in deep weak inversion. As a result, input referred noise (Equation 3.7), shows a minimum in moderate inversion while in 180 nm CMOS, series resistance effect causes an additional increase of 1/f noise in very strong inversion. For both technology nodes tested, the new 1/f noise compact model provides a good qualitative fit for every bias and area conditions.

### 180 nm CMOS Process

Transistors of large geometry and channel length ( $W = 5 \mu m$ ,  $L = 2 \mu m$ ), and of short geometry ( $W = 10 \,\mu m, L = 180 \,nm$ ) were measured covering the range of gate voltage,  $0.4V > |V_G| > 1.6V$  and drain voltage  $|V_D| = 50 \, mV$ ,  $300 \, mV$ ,  $600 \, mV$ , 1.2V. In order to obtain data sufficient to study qualitative 1/f noise behavior, the spectra of 3 samples were measured and then multiplied by frequency and averaged in order to see noise at  $1 H_z$ . In Figures 3.15, 3.16, 3.17, 3.18 [33], the PSD of 1/f noise for both NMOS and PMOS devices is represented in the form of  $S_{ID} * f$ ,  $S_{ID}/I_D^2 * f$ , and finally  $S_{VG} * f * W * L$ , all versus inversion coefficient *IC*. The normalized drain current can then easily be interpreted as strong inversion (IC > 10), moderate inversion (0.1 < IC < 10) and weak inversion (IC < 0.1). The simulated model is shown for the two geometries, short and long transistors, both in saturation and linear modes. As mentioned before, the representation of 1/f noise versus IC allows for an immediate interpretation in terms of inversion conditions, but also eases the comparison among different device types and sizes. Table 3.1 [33] shows the corresponding parameters extracted for either type of device. Note that a single parameter set is used for each type of transistors for all geometries and in all bias conditions.



Figure 3.15: PSD of 1/f noise at 1Hz a,b) in drain current  $S_{ID} * f$ , and c,d) divided with the square of drain current  $S_{ID}/I_D^2 * f$  vs. inversion coefficient *IC* from weak to strong inversion at linear ( $|V_{DS}| = 50 \, mV$ ) and saturation ( $|V_{DS}| = 1.2, 0.6, 0.3 V$ ) modes. NMOS (left) and PMOS (right) transistors, with  $W = 5 \, \mu m$  and  $L = 2 \, \mu m$  are shown for both measurement (markers) and model (lines).

The carrier number fluctuation model accounts for the increased 1/f noise for either type of transistors, in linear and saturation modes, over most of the moderate to lower strong inversion range. The Coulomb scattering coefficient has a great effect on the increase of input referred noise at high levels of inversion. On the other hand, the mobility fluctuation model is able to well represent increased 1/f noise at low levels of inversion. Series resistance model represent the increase of 1/f noise in strong inversion for short device.



Figure 3.16: PSD of 1/f noise at 1 Hz in gate voltage normalized with area  $S_{VG} * f * W * L$  vs. inversion coefficient *IC* from weak to strong inversion at linear ( $|V_{DS}| = 50 \, mV$ ) and saturation ( $|V_{DS}| = 1.2, 0.6, 0.3 V$ ) modes. NMOS (a) and PMOS (b) transistors, with  $W = 5 \, \mu m$  and  $L = 2 \, \mu m$  are shown for both measurement (markers) and model (lines).

In more detail, the effect of each 1/f noise contribution to the total 1/f noise is illustrated in Figure 3.19, where normalized input noise  $S_{VG} * f * W * L$  is shown versus inversion coefficient *IC* for a short NMOS device at saturation. Generally speaking, the overall performance of the new 1/f noise model is quite adequate and especially in PMOS devices the results are even better and this can be attributed to better noise immunity of PMOS due to the presence of the n-well.

| Parameter         | Units               | NMOS                 | PMOS                  |  |
|-------------------|---------------------|----------------------|-----------------------|--|
| N <sub>T</sub>    | $eV^{-1}cm^{-3}$    | 9.6.10 <sup>16</sup> | 9.44.10 <sup>17</sup> |  |
| $a_C$             | $VsC^{-1}$          | $1.1.10^4$           | $1.0.10^5$            |  |
| $a_H$             | _                   | $1.0.10^{-7}$        | $3.0.10^{-7}$         |  |
| E <sub>CRIT</sub> | V/m                 | $2.5.10^{6}$         | 8.0.10 <sup>6</sup>   |  |
| $S_{\Delta R}$    | $\Omega^2 H z^{-1}$ | $1.0.10^{-7}$        | $1.0.10^{-6}$         |  |

Table 3.1: 1/f Noise model parameters for experimental 180 nm CMOS node



Figure 3.17: PSD of 1/f noise at 1Hz a,b) in drain current  $S_{ID} * f$ , and c,d) divided with the square of drain current  $S_{ID}/I_D^2 * f$  vs. inversion coefficient *IC* from weak to strong inversion at linear ( $|V_{DS}| = 50 \, mV$ ) and saturation ( $|V_{DS}| = 1.2, 0.6, 0.3 V$ ) modes. NMOS (left) and PMOS (right) transistors, with  $W = 10 \, \mu m$  and  $L = 0.18 \, \mu m$  are shown for both measurement (markers) and model (lines).



Figure 3.18: PSD of 1/f noise at 1 Hz in gate voltage normalized with area  $S_{VG} * f * W * L$  vs. inversion coefficient *IC* from weak to strong inversion at linear  $(|V_{DS}| = 50 mV)$  and saturation  $(|V_{DS}| = 1.2, 0.6, 0.3 V)$  modes. NMOS (a) and PMOS (b) transistors, with  $W = 10 \mu m$  and  $L = 0.18 \mu m$  are shown for both measurement (markers) and model (lines).



Figure 3.19: Input noise normalized with area, referred to  $1 H_z$ ,  $S_{VG} * f * W * L$  vs. inversion coefficient *IC* for an NMOS transistor with  $W = 10 \,\mu m$  and  $L = 180 \,nm$  at saturation region  $V_{DS} = 1.2 \,V$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines) are shown.

## 90 nm CMOS Process



Figure 3.20: PSD of 1/f noise at 10 Hz in drain current  $S_{ID}$  (a, b) and normalized with area gate voltage  $S_{VG} * W * L$  (c, d) vs. inversion coefficient *IC* from weak to strong inversion at saturation ( $|V_{DS}| = 0.8 V$ ) mode for both NMOS (left column) and PMOS (right column) transistors, with  $W = 20x2 \mu m$  and L = 70 nm. Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines) are shown.



Figure 3.21: PSD of 1/f noise at 10 Hz in drain current  $S_{ID}$  (a, b) and normalized with area gate voltage  $S_{VG} * W * L$  (c, d) vs. inversion coefficient *IC* from weak to strong inversion at linear ( $|V_{DS}| = 50 mV$ ) mode for both NMOS (left column) and PMOS (right column) transistors, with  $W = 20x2 \mu m$  and L = 70 nm. Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines) are shown.

A simpler version of our new 1/f noise compact model is validated with flicker noise measurements at 90 nm CMOS. In this approach, series resistance effect is excluded while carrier number fluctuation effect does not include mobility degradation due to velocity saturation-channel length modulation effect (Equation 3.37 instead of Equation 3.38). The bias-dependence of 1/f noise data from both NMOS and PMOS multifinger devices with  $W = 20x2 \,\mu m$  and  $L = 70 \,nm$  is investigated in a wide range of gate voltage values,  $0.1 \,V > V_G > 1.2 \,V$  at both linear  $|V_D| = 50 \,mV$  and saturation  $|V_D| = 0.8 \,V$  region. The devices under test show a distinct 1/f noise behavior. In Fig-

ures 3.20, 3.21 [24], the PSD of 1/f noise for both NMOS and PMOS devices is represented in the form of  $S_{ID}$  and  $S_{VG} * W * L$  at f = 10 Hz, versus inversion coefficient *IC*. The individual noise components of carrier number fluctuation (McWhorter) and mobility fluctuations (Hooge) are shown, as well as their sum, from weak to strong inversion both in saturation and linear modes. A simple 1/f noise model assuming a constant input referred 1/f noise PSD is also shown for comparison (Equation 3.37 with  $\alpha\mu$  product equal to zero). As in 180 *nm* CMOS case, the carrier number fluctuation model is capable of well representing the increased noise for either type of transistors, in linear and saturation modes, over most of the moderate to strong inversion range. On the other hand, mobility fluctuation model, similarly to 180 *nm* CMOS, is able to well represent increased noise at low levels of inversion.Table 3.2 [24] shows the corresponding parameters extracted for either type of device.

| Parameter      | Units            | NMOS                 | PMOS          |
|----------------|------------------|----------------------|---------------|
| N <sub>T</sub> | $eV^{-1}cm^{-3}$ | 3.2.10 <sup>16</sup> | $3.2.10^{16}$ |
| $a_C$          | $VsC^{-1}$       | $1.0.10^4$           | $1.0.10^5$    |
| $a_H$          | _                | $7.0.10^{-7}$        | $1.0.10^{-5}$ |

Table 3.2: 1/f Noise model parameters for experimental 90nm CMOS node

## **Important Conclusions**

The new charge-based 1/f noise compact model was tested at two different experimental technology nodes and the results were more than satisfying and some very important conclusions can be made [24, 33].

- Input referred 1/f noise in PMOS devices is higher than in NMOS while the observed bias-dependent behavior follows a similar trend for either type of device.
- In older simpler approaches of carrier number fluctuation effect [145, 170, 176, 177], Coulomb scattering was not taken into account ( $\alpha\mu = 0$ ) and as a result input referred noise was constant versus inversion coefficient. But it is proven experimentally that input noise increases from moderate to strong inversion and the complete carrier number fluctuation model allows to well represent this increase for both NMOS and PMOS transistors. Furthermore, in complete version of the model [33], velocity saturation is accounted for, and the whole noise model is tightly related to the underlying charge model, therefore accounting for other short channel effects, such as channel length modulation.
- The mobility fluctuation is significant only in deep weak inversion and the corresponding model allows to well represent the corresponding increase of

noise. This is shown experimentally for the first time [24, 33]. It is important to mention here that while both carrier number and mobility fluctuation effects are technology-dependent, carrier number fluctuation effect appears to be always present while the appearance of mobility fluctuation effect depends on process.

- The combined number fluctuation, mobility fluctuation and series resistance fluctuation model allows to well represent all the bias-dependence observed over a wide range of bias conditions. As a result, input referred noise shows a minimum in moderate inversion increasing the attractiveness of moderate inversion design.
- From moderate inversion region,  $N_T$  parameter can be extracted either from normalized with the square of drain current  $S_{ID}/I_D^2$  output noise or from input referred noise  $S_{VG}$ . In more detail,  $S_{ID}/I_D^2$  reaches a plateau in moderate inversion while  $S_{VG}$  a minimum and since mobility fluctuation, Coulomb scattering and series resistance effects are insignificant in this region,  $N_T$  can be extracted. Both  $S_{ID}/I_D^2$  and  $S_{VG}$  increase in weak inversion and from there  $a_H$ can be extracted, as has been shown for the first time.  $a_C$  can be extracted from the increase of both  $S_{ID}/I_D^2$  and  $S_{VG}$  in strong inversion after the extraction of  $N_T$  and  $a_H$ . Finally  $S_{\Delta R}$  can be extracted from a short channel device in very strong inversion. This parameter extraction procedure can be pictured in Figure 3.19. As mentioned earlier in this chapter, the complete 1/f noise model has been implemented in the charge-based EKV3 MOS transistor model and thus all IV quantities used in 1/f noise equations such as the inversion charges  $q_s$ ,  $q_d$  as well as mobility  $\mu$ , slope factor n etc are evaluated from the full charge-based compact model.

# Chapter 4

# Low-Frequency Noise in HV-MOSFETs

# 4.1 Introduction

Low frequency noise in High-Voltage MOSFETs, especially under high-voltage conditions, remains largely uninvestigated. The device under test as far as 1/f noise analysis in HV devices is concerned in this Thesis, is the RESURF LDMOS which was described in detail in chapter two (Section 2.2.2.2). Until nowadays LV 1/f noise models were used to describe 1/f noise at HV-MOSFETs since there was the belief that LV channel part was the only contributor to 1/f noise in these devices. Recent work has shown that this is not the case since the characteristics of 1/f noise in LDMOS are significantly different than standard LV-MOSFETs due to additional noise mechanisms which arise in the extended drain region and more specifically in the extension of gate oxide in the drift region [193, 194]. Scope of our work was to develop a new complete compact 1/f noise model for LDMOS transistors for the first time and this task was accomplished [27].

Although the operating principles of an LDMOS device date back in previous decades, flicker noise of this kind of transistors has been given the appropriate attention only recently due to the plenty important analog applications that LDMOS can be used in. Such applications can be in automotive, medical and industrial electronics, RF and cellular communications and other circuits with voltage requirements in the range of 10 - 120V such as gate drives, voltage converters, LED drivers, and high-voltage operational amplifiers. These circuits are sensitive to 1/f noise. Furthermore HV-MOS technologies that combine HV devices with base RFCMOS process can offer higher levels of integration for system-on-chip (SOC) applications. In such SOC applications, such as hand-held devices, where HV-MOS devices are used as switches, flicker noise can become significant if it couples to other circuits through

the substrate. Furthermore, 1/f noise can especially affect the performance of oscillators, analog baseband, and bandgap reference circuits.

Apart from the above, flicker noise can be a nondestructive, powerful characterization tool for the health assessment of LDMOS transistors and serves as a figure of merit for the device reliability. LDMOS devices have become of great interest due to their large voltage handling capability. These devices can stand high current densities, severe hot carrier injection, on-resistance degradation, fast interface trap generation and trapping/detrapping mechanism leading to considerable 1/f noise degradation. In more detail, when the carriers are lying beneath additional dielectric/Si interfaces in the extended drain, drain current fluctuations through further trapping/detrapping are increased and thus additional 1/f noise is produced.

After this introduction, the fundamental physical procedure that generates 1/f noise in LDMOS is presented [193, 194, 195] with giving attention to the lack of complete compact models [196, 197, 198]. After that, the 1/f noise measurement setup as well as the devices under test are presented thoroughly and then we focus on the development of our complete 1/f noise compact model for LDMOSFETs [27] which is charge-based in agreement with EKV3 formulation. The model validation for a wide range of devices, dimensions and operating conditions follows [34] whereas, a detailed 1/f noise parameter extraction procedure which was proposed both for the LV channel of the device [199] as well as for the whole transistor including drift region contribution to flicker noise [35] is presented. Finally some important conclusions are drawn.

# 4.2 1/f Noise Sources in HV-MOSFETs - Basic Physics

Despite the fact that until recently, 1/f noise models of standard LV CMOS devices were used to model 1/f noise in HV devices, LDMOS do not follow such models especially under conditions where flicker noise being contributed by drift region becomes significant. This noise source arising from drift region and especially from the extension of gate oxide which overlaps with drift region superficially, was recently experimentally observed [193, 194, 196]. In more detail, carrier fluctuations due to trapping/detrapping mechanism in the  $S_i/S_iO_2$  interface occur not only in channel part as was expected but also in the overlap region in drift extension. This is the only additional source of 1/f noise in LDMOS since bulk resistance fluctuations under the field oxide (FOX) of drain region were found to be negligible [194]. Furthermore, for transistors with same channel and gate overlap length, those with longer FOX are observed to have lower 1/f noise. This occurs because the longer FOX provides more extent for the carriers underneath the field oxide to spread out towards bulk and thus the high current density as well as the corresponding carrier fluctuations are reduced [197].

While flicker noise in drift region arises from the accumulated region below the gate-drain overlap where electrons can flow at the surface, it becomes significant

only under low drain and higher gate voltage conditions as well as for longer channel length devices. For lower gate voltages, drift region is not yet activated while for short channel devices, the LV channel noise dominates. The latter can be justified since only a fraction of electrons (or holes) travel along the gate oxide interface in the gate-drain overlap region, whereas others take the subsurface path through the bulk. The reduction in the number of electrons which flow across the gate oxide interface effectively reduces the contribution of noise from this region and this is the case for short channel transistors [195]. Under saturation, 1/f noise arising from channel part is still dominant, with the exception that the design of drift region will have an impact on the flicker noise in LDMOS devices, through its effect on the quasi-saturation behavior [195]. Furthermore, self-heating effect under high drain and gate voltage conditions which affect current-transconductance charcteristics of the device can also affect flicker noise through them [34, 35].

The same conclusions as above can be extracted following a different approach using DC stress measurements [193, 194, 197]. In the work from this group, the effect of DC stress on flicker noise was examined while a model for flicker noise in LDMOS was proposed [196, 198]. In more detail, under low gate voltage conditions where LV channel noise dominates over the contribution from drift region, the overall flicker noise of the device does not change with stress while for higher gate voltages when drift region noise becomes significant, the overall noise is increased with stress. This increase is obtained in the inherent noise of the extended drain. due to degradation in the extended drain region under the gate oxide region. Highvoltage stressing causes an increase in the interface traps, thus increasing 1/f noise due to more intense trapping/detrapping mechanism [193]. The group has demonstrated that the relative percentage of degradation with stressing time in 1/f noise is much higher and occurs much earlier than that for the DC parameters. From this degradation behavior, an early lifetime prediction method for the LDMOS devices was shown in [196]. While DC stressing took part in high-voltage values towards the limits of the devices, 1/f noise measurements took place in linear region regime as there the noise contribution from drift region becomes significant as mentioned above. The model proposed from this group [196, 198] was based on carrier number and the correlated mobility fluctuation theory as in the well known unified model [173] but has been modified to account for the fluctuations in the extended drain and the channel. Unlike [173], nonuniform trap distribution has been taken into account with respect to position in the gate oxide and band-gap energy. While this work can be described quite remarkable, the resulting model can not be considered compact or complete as it will be shown in the following section.

# 4.3 A Complete Charge-Based 1/f Noise Compact Model for LDMOS Devices

# 4.3.1 General Considerations

In this section, our recently established charge-based 1/f noise model for LD-MOS [27] is presented. As mentioned before this model is both compact and complete and this is something shown for the first time. Initially the measurement procedure is described and then the model is introduced in detail. First, the equations of the model and its validation with experimental data is presented in [27]. A more detailed analysis emphasizing the behavior of both model and measured 1/f noise versus drain voltage, containing a very detailed bias range, is then presented in [34]. After this, a complete 1/f noise parameter extraction procedure is established firstly for the LV channel part when flicker noise from drift region is insignificant [199] and then for the whole device regardless of operating conditions and device dimensions [35]. The schematic of the LDMOS device used in this analysis is shown in Figure 2.16.

The effect of drift region on 1/f noise remained unclear until recently due to the difficulty of performing 1/f noise measurements under high drain voltages, on the order of tens of volts. This was mainly due to the lack of adequate measurement equipment, which usually restricts LF noise to be measured up to just a few volts, usually generated from batteries. A new dedicated measurement set up provided by AdMOS which allowed measuring 1/f noise of LDMOS devices up to 200V at the drain, was used in this work and is presented in detail in the following section. Flicker noise of many types of both n- and p-channel LDMOSFETs was measured over a very large range of gate and drain bias conditions at long as well as short channel lengths. An important amount of measurement data on different devices and a large range of bias conditions has been collected. For reasons of clarity, the set of experimental data is described for each individual analysis, namely:

- 1/f noise model presentation [27]
- detailed evaluation of behavior of 1/f noise model versus drain voltage [34]
- 1/f noise parameter extraction procedure [35, 199]

# 4.3.2 1/f Noise Measurement Set-up at High V<sub>DS</sub>

To palliate the absence of adequate measurement equipment, a new measurement system is described in this work, which allows us to measure 1/f noise of LD-MOSFETs up to 100-200 V, generated from low-pass-filtered source measurement units (SMUs). This 1/f noise measurement system was designed by AdMOS. To measure noise in semiconductor devices, there are two choices: Either noise current

or noise voltage may be measured. Since we are dealing with semiconductor devices in which the noise produced depends on their operating point, a specified drain current should be delivered to a MOSFET, for example.



Figure 4.1: a) Set-ups for noise measurements on semiconductor devices. Top: Noise current measurement using a transimpedance amplifier and a current source. Bottom: Noise voltage measurement with additional drain resistor and blocking capacitor. b) Block diagram of the proposed and built noise measurement system to measure low frequency noise of HV devices.

Figure 4.1a shows both measurement set-ups. The complete measurement setup, shown in Figure 4.1b, consists of an embedded low-noise amplifier (LNA) and fourth-order low-pass RC filters, which are used to prevent the SMU noise entering the gate or the drain of the device under test (DUT). The LNA consists of several OP-Amps in parallel, reducing the noise voltage by the square root of the number of OP-Amps [200, 201]. Apart from the noise of the DUT to be measured, there is a series of other parasitic noise sources to be considered: 1) thermal noise from  $R_D$ , 2) amplifier voltage noise, and 3) amplifier current noise. The additional noise sources disturbing the measurement effort are constant, depending either on resistance or on individual noise values of the OP-Amps, as well as on temperature. The undesired noise components can be eliminated from the measurements by implementing a calibration procedure, which identifies the actual noise of each of the amplifiers and drain resistors. The measurement system which was built is described by the corresponding block diagram shown in Figure 4.1b and measures current noise. Measurement of noise at a specified voltage delivered to the drain of a MOSFET through a large-order passive lowpass filter requires RC networks in the current path, while LC networks are unhandy for frequencies in the subhertz range. Therefore, the voltage set at the SMU needs to be significantly higher for acceptable drain currents than the necessary drain voltage for a given bias point. To get reliable and repeatable measurements, the actual drain voltage needs to be controlled at measurement time without inserting additional noise sources.

# 4.3.3 Model Implementation

According to recent work [193, 194, 195, 197], some noise mechanisms are attributed to the extension of gate oxide in the drift region, as well as to the quasisaturation and self-heating effect, influencing the 1/f noise of the whole HV device. The effect of HV stress on LF noise is analyzed in [193, 194, 197] but is restricted to noise at low drain bias only; conversely, in [195], flicker noise of lateral doublediffused MOSFETs (LDMOSFETs) is analyzed under high drain voltage. However, the analysis is restricted to n-channel devices, while p-channel devices are not covered. Although fits of an LF noise compact model to data [195] have been claimed, no such graphs were actually provided. Furthermore, a new model for 1/f noise in LDMOSFETs is indeed proposed in [196, 198] but is limited in linear region operation and does not propose a final analytical and compact equation.

Our new compact 1/f noise model for LDMOSFETs is based on a new chargebased compact HV-MOSFET model recently established, which describes accurately the DC and RF behavior of the device covering both the drift region and the lowvoltage (LV) channel [31, 32, 132]. The modeling of the LV part of the HV-MOSFET is, in many ways, similar to the EKV3 compact model. In standard bulk MOSFETs, the three basic contributions to flicker noise are carrier number fluctuations and mobility fluctuations [159, 188]. Recently as shown in the previous chapter, a chargebased 1/f noise model has been included in the EKV3 model and validated for 90 and 180 *nm* bulk CMOS [22, 24, 33]. This charge-based 1/f noise model for LV transistors is adapted and implemented in the HV-MOSFET model and extended to cover additional effects on 1/f noise observed in HV-MOSFETs.



Figure 4.2: PSD of 1/f noise drain current  $S_{ID}$  vs. frequency for 50 V long (a,b) and short (c,d) n- and p-channel LDMOSFETs at different  $V_G$  values from weak to strong inversion. Frequency dependence is close to 1/f.

Flicker noise spectra were measured on four types of LDMOSFETs of the 0.35  $\mu m$  HV-MOS technology from ams AG<sup>1</sup>. Both n- and p-channel LDMOSFETs with  $T_{OX} = 15 nm$ , rated at 50 and 20 V, respectively—designated here with the acronyms N50, P50, N20 (isolated device), and P20—were measured in the range of 4Hz-100 kHz. For each device, wide-long transistors with  $W = 40 \mu m$ ,  $L = 10 \mu m$  (all types) and wide-short transistors with  $W = 40 \mu m$ ,  $L = 0.5 \mu m$  (N50 and N20),  $L = 1 \mu m$  (P50),

<sup>&</sup>lt;sup>1</sup>Austria Microsystems

and  $L = 0.6 \,\mu m$  (P20) were measured at five  $V_D$  values (from 50 mV up to 20–50 V) and seven  $V_G$  values (from weak to very strong inversion). The length of the drift region is constant for a given type of transistor.



Figure 4.3: Averaged PSD of 1/f noise drain current  $S_{ID}$  vs.  $V_G$  at  $1 H_Z$  for 50 V long (a,b) and short (c,d) n- and p-channel LDMOSFETs at  $|V_D| = 50 m$ , 3, 20, 35, 50 V.

In Figure 4.2 [27], the power spectral density  $S_{ID}$  for N50 and P50 devices at  $V_D = 50 V$  is shown. It can be observed that the noise measurements are very reliable even for such high drain voltage. The frequency dependence is close to 1/f throughout the lower decades of frequency. For each transistor geometry, four different devices were measured, and an average value was calculated. To examine the bias-dependence of measured flicker noise, the procedure described in Figure 3.14 is followed. Thus, Figure 4.3 [27] shows the bias-dependence versus  $V_G$  for all five  $V_D$  values for N50 and P50 long and short devices. Noise at the drain and at the gate

is related as shown in Equation 3.7. As it will be shown later, 1/f noise follows the behavior of gate transconductance  $g_m$ . In long devices, the noise bias-dependence resembles that in LV-MOSFETs. However, particularly in the short N50 device, a decrease of noise can be observed for high  $V_D$  and  $V_G$  values, which comes from the dependence of noise on  $g_m$  as it will be detailed below.

### 4.3.3.2 Model Equations

The HV-MOSFET compact model [32, 132] provides a coherent description of all quantities of interest such as current, transconductances, etc., as functions of normalized inversion charges evaluated at source and K-point (Figure 2.16),  $q_s$ , and  $q_k$ , respectively. On the other hand, velocity saturation in the drift region, which is the cause of quasi-saturation in HV-MOSFETs, is modeled by a physics-based description [32]. A reduction of  $g_m$  due to quasi-saturation will also reduce 1/f noise in HV-MOSFETs, which is accounted for in the compact model in a natural way. In the following, the modeling of 1/f noise contributions is divided into two parts, the LV channel—the main contributor—and the drift region as [27]:

$$\frac{S_{I_D^2}}{I_D^2} = \frac{S_{I_D^2}}{I_D^2} |_{\Delta N_{LV}} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta \mu_{LV}} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta N_{DRIFT}}$$
(4.1)

#### LV Part

In our new HV-MOSFET 1/f noise model, the LV part up to the K-point follows the approach adopted by the EKV3 1/f noise compact model for conventional CMOS [22, 24, 33]. Basically, the normalized inversion charge at the K-point  $q_k$  takes the role of the normalized inversion charge at the drain  $q_d$ . These charges as well as other quantities such as mobility  $\mu$  and slope factor *n* are evaluated from the charge-based DC compact model. The total noise PSD of drain current from source to the K-point is given by the sum of contributions from carrier number fluctuations  $\Delta N$  [159] and mobility fluctuations  $\Delta \mu$  [188] in Equation 4.1. The carrier number fluctuation contribution is caused by the trapping mechanisms into the oxide and is given by [27]:

$$\frac{S_{I_D^2}}{I_D^2} |_{\Delta N_{LV}} = \frac{q^4 N_T \lambda}{kTW Ln^2 C_{OX}'^2 f}$$

$$\left[ \frac{1}{2i_{d0}^2} \frac{i_{dlc}}{1 + \lambda_c (q_s - q_k)} ln \left( \frac{q_s + 0.5 - \frac{\lambda_c}{2} i_{dlc}}{q_k + 0.5 - \frac{\lambda_c}{2} i_{dlc}} \right) + \left( \frac{\alpha \mu}{2} \right)^2 + \frac{\alpha \mu}{1 + q_s + q_k} \right]$$
(4.2)

which is in full agreement with Equation 3.38 used for the 1/f noise model for LV-MOS with just replacing  $q_d$  with  $q_k$ .  $N_T$  is the oxide volumetric trap density per unit energy in  $eV^{-1}cm^{-3}$  evaluated close to the Fermi energy level *EF*, *k* is the Boltzmann constant, *n* is the slope factor, *f* is the frequency,  $\lambda = 0.1 nm$  is the tunneling attenuation distance. In Equation 4.2, the term in brackets represents the bias-dependent part of the noise, depending on the normalized drain current:

$$i_{dlc} = \frac{q_s^2 + q_s - q_k^2 - q_k}{1 + \lambda_c \left(q_s - q_k\right)}$$
(4.3)

which is equivalent with Equation 2.35 of LV-MOS with just the replacement of  $q_d$  with  $q_k$ .  $\lambda_c$  is given by Equation 2.36 and is related to the velocity saturation of LV channel. The second and the third term of Equation 4.2 represent the influence of Coulomb scattering, with  $\alpha \triangleq \alpha_c (-Q_{SPEC})$  and  $\alpha_c$  is a parameter as in the 1/f noise model for LV-MOSFETs. The latter effect is notable in strong inversion, where a significant increase in gate referred noise may be observed.

Mobility fluctuation is described as in the 1/f noise model for LV devices [22, 24, 33] as [27]:

$$\frac{S_{I_D^2}}{I_D^2} \mid_{\Delta\mu_{LV}} = \frac{a_{\rm H}q^2}{KTWLnC'_{OX}f} \frac{1}{1+q_s+q_k} \left[ 1 + \frac{\ln(q_s/q_k)}{2(q_s-q_k)} \right]$$
(4.4)

which is equivalent with Equation 3.41 of LV-MOS with just the replacement of  $q_d$  with  $q_k$ .  $a_H$  is the unitless Hooge parameter and this fluctuation term appears mostly in weak-moderate inversion.

### **Drift Region Part**

As it can be seen from Figure 2.16, the drift region has some differences from the LV part of an HV-MOSFET. In this region and because of the n-type doped drain, the mobile charge is accumulated. In the following, we propose a new charge-based model covering 1/f noise in the drift region. The gate oxide is extended by a certain length  $L_{OVD}$  at the surface of the drift region, and this could cause an extra contribution to 1/f noise because of trapping mechanism as mentioned earlier in this chapter even though there is no inversion in the drift region part. After the K-point, the current flow is spread through the volume underneath gate and field oxides in the drift region [101, 195, 202, 203]. This means that even though number of charges that flow at the surface of the gate oxide extension is small in comparison to the total amount of charges in the drift region, they still can be trapped/detrapped and thus generate a carrier fluctuation effect and contribute to 1/f noise. We can also assume that normalized charge at the edge of  $L_{OVD}$  is quite low in comparison with  $q_k$ , and we may neglect it. Carrier number fluctuation contribution from the surface of drift region across the gate extension can be expressed, following Equation 4.2, as [27]:

$$\frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N_{DRIFT}} = \frac{q^{4}N_{TDR}\lambda}{kTWL_{OVD}C_{OX}^{\prime 2}f} \frac{1}{2i_{drift}}ln(1+2q_{k})$$
(4.5)

where  $N_{TDR}$  is the oxide volumetric trap density per unit energy in  $eV^{-1}cm^{-3}$  in the extension of thin oxide in the drift region and  $i_{drift}$  is the normalized current in the

drift region which is expressed as [32]:

$$i_{drift} = \bar{n} \frac{v_d - v_k}{1 + \frac{v_d - v_k}{e_C}}$$

$$\tag{4.6}$$

where  $\bar{n}$  is the average normalized carrier density in the drift region,  $v_{d(k)} = V_{d(K)}/U_T$ , and  $e_C = E_C L_{DK}/U_T$ , where  $L_{DK}$  is the length of the depletion area in the drift region. In saturation region, the quasi-saturation effect causes a dependence of 1/f noise on  $V_D$  at higher values of gate voltage. There, the velocity of electrons in drift region is saturated, while the channel is not yet saturated. This effect is covered by the DC model, so no extra noise equations are required.

### 4.3.3.3 Results

In Figures 4.4 and 4.5 [27], the PSD of 1/f noise is shown for the four N50, P50, N20, and P20 devices with long and short channel transistors. In each plot, output and input noise  $S_{ID}$  and  $S_{VG}$ , referred to 1Hz, as well as  $g_m^2$  are presented versus drain current. For each transistor, all those mentioned earlier are shown for three different values of  $V_D$  from linear region up to saturation with the maximum value of  $V_D$  depending on the device. Measured data and model are presented for each case. Note that one single model parameter set is used for each type of device, irrespective of channel length. The model shows a consistent behavior in all cases, and it provides a good overall qualitative fit with measured data. As a basic observation, the drain current noise follows the behavior of  $g_m^2$ . In cases where  $g_m^2$  decreases, 1/f noise is also reduced. In long devices and in saturation, where the drift region does not play a very important role, the fitting is almost ideal. In linear region of long devices in strong inversion, the good fit was achieved because of the simple carrier number fluctuation model (Equation 4.5) through the thin oxide extension in the surface of the drift region. In Figure 4.6 [27], the different contributions to 1/f noise under linear and saturation modes are shown for long channel devices. The contribution of the drift part is significant—more clearly for NMOS and less for PMOS—only in linear mode strong inversion. In saturation, even more so for short channel devices, the noise from the drift part is dominated by channel noise, by more than an order of magnitude, at all levels of current. In short devices, results are also quite good with the exception of the short N20 device, where noise is overestimated in the moderate current range. In general, the model seems to follow the measurements and in most cases the results are satisfactory. Table 4.1 [27] shows the corresponding parameters extracted for all four types of devices. One set of parameters covers all channel lengths and bias conditions of a given type of transistor. Generally speaking, carrier number fluctuation model of the LV part is responsible for the increase of noise in moderate and strong inversion. More specifically in strong inversion, the contribution of Coulomb scattering to the carrier number fluctuation is dominant while in moderate inversion is insignificant whereas mobility fluctuation effect is dominant in

weak inversion regime [22, 24, 33, 186]. In p-channel devices, this effect is clearly apparent (increase of input referred noise in weak inversion) resulting in a nonzero value of the parameter  $\alpha_H$ , while it is not observed in the present n-channel devices. As for carrier number fluctuation related to the drift region, it becomes significant in linear region, strong inversion of long devices as it is clear in Figure 4.6. In summary, a consistent model of 1/f noise in HV-MOSFETs including the contribution of the drift part is presented for the first time. Drift region noise is apparent only in long devices in strong inversion and linear mode.



Figure 4.4: 1/f noise PSD  $S_{ID}$  and  $S_{VG}$ , referred to as 1 Hz, as well as  $g_m^2$ , versus drain current  $I_D$  (with  $|V_G|$  up to 4V), for N50 (a,c) and P50 (b,d) transistors. (Upper row) Long device ( $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$ ). (Lower row) short device ( $W = 40 \,\mu m$ ,  $L = 0.5 \,\mu m$  for N50 and  $W = 40 \,\mu m$ ,  $L = 1 \,\mu m$  for P50). Linear ( $|V_D| = 50 \,mV$ ) and saturation ( $|V_D| = 20V, 50V$ ) modes are shown for both (markers) measurement and (lines) model.



Figure 4.5: 1/f noise PSD  $S_{ID}$  and  $S_{VG}$ , referred to as 1 Hz, as well as  $g_m^2$ , versus drain current  $I_D$  (with  $|V_G|$  up to 4V), for N20 (a,c) and P20 (b,d) transistors. (Upper row) Long device ( $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$ ). (Lower row) short device ( $W = 40 \,\mu m$ ,  $L = 0.5 \,\mu m$  for N20 and  $W = 40 \,\mu m$ ,  $L = 0.6 \,\mu m$  for P20). Linear ( $|V_D| = 50 \,mV$ ) and saturation ( $|V_D| = 5V, 20V$ ) modes are shown for both (markers) measurement and (lines) model.



Figure 4.6: 1/f noise PSD  $S_{ID}$  and  $S_{VG}$ , referred to 1 Hz, versus drain current  $I_D$  (with  $|V_G|$  up to 4 V), for (a) N50 and (b) P50 transistors with  $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$  both for Linear ( $|V_D| = 50 \,mV$ ) and saturation ( $|V_D| = 50 \,V$ ) modes. Effects of carrier number fluctuation effect from LV part ( $SIDN_{LV}$ ) and drift region [(dashed) ( $SIDN_{DRIFT}$ )] is shown. (Markers) measurements; (lines) model.

| Parameter        | Units            | N50                | P50                  | N20            | P20                  |
|------------------|------------------|--------------------|----------------------|----------------|----------------------|
| N <sub>T</sub>   | $eV^{-1}cm^{-3}$ | $1.87.10^{16}$     | 6.2.10 <sup>14</sup> | $1.87.10^{16}$ | $1.87.10^{14}$       |
| $a_C$            | $VsC^{-1}$       | $3.0.10^3$         | 85.10 <sup>3</sup>   | $2.2.10^{3}$   | 155.10 <sup>3</sup>  |
| $a_H$            | -                | 0                  | $1.35.10^{-9}$       | 0              | $5.10^{-9}$          |
| E <sub>CN</sub>  | V/m              | 30.10 <sup>6</sup> | $5.47.10^{6}$        | $1.4.10^{6}$   | 5.87.10 <sup>6</sup> |
| N <sub>TDR</sub> | $eV^{-1}cm^{-3}$ | $1.25.10^{13}$     | 6.2.10 <sup>12</sup> | $6.2.10^{12}$  | $6.2.10^{12}$        |

Table 4.1: 1/f Noise HV model parameters for both 50 and 20V devices under test

As a matter of course, the values of extracted 1/f noise parameters of the LD-MOSFETs may need to be re-adjusted if changes are made to the implementation of the IV model. Furthermore, apart from the simulations of the Verilog-A code with Spectre simulator, parts of the model evaluation such as parameter extraction procedure, took place by just solving analytically all the equations from IV to 1/f noise level and this also resulted in different values of the parameters. Moreover, despite the fact that all the sections of this chapter refer to the same type of devices, each time we focus on slightly different operating conditions. Finally, in Table 4.1, one set of 1/f noise parameters was extracted for both long and short transistor of each device type which is not the case in the rest of this chapter. As a result of all the above notices, tables with the values of the 1/f noise parameters that follow in following sections might have different values than in Table 4.1, for the same devices.

# **4.3.4** Analysis of V<sub>D</sub> Dependence of 1/f Noise in HV-MOSFETs -Model Validation

The behavior and dependence of 1/f noise versus drain bias in high-voltage (HV-) MOSFETs is examined in this section of the Thesis. Flicker noise of 50V n- and p-channel HV-MOSFETs which was measured over a large range of gate and drain bias conditions, is used for this purpose. Drain voltage steps were chosen very small in linear region while enough points were also measured in saturation regime up to 20V. Recent work on characterization and modeling on flicker noise of HV devices proved that while the overall noise is mostly dominated by the noise originating in the channel, the drift region generated noise is apparent and comparable to channel noise only in linear operation especially in strong inversion region of long channel devices [27, 195, 198]. In order this to be clear, we focus here on the behavior of flicker noise versus drain bias for all inversion regime, providing a comprehensive analysis and detailed modeling of 1/f noise in LDMOSFETs [34] based on our recently established 1/f noise model presented in the previous Section 4.3.3 [27].

### 4.3.4.1 Experimental Data Description

Measurements were performed on both n- and p-channel 50 V MOSFETs of the 0.35  $\mu m$  HV-MOS technology from ams AG as detailed before in Section 4.3.3. Wide-long transistors with  $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$  for both N50 and P50 devices and wide-short transistors with  $W = 40 \,\mu m$ ,  $L = 0.5 \,\mu m$  for N50 and  $W = 40 \,\mu m$ ,  $L = 1 \,\mu m$  for P50 were measured at different  $V_G$  and  $V_D$  values. Steps of drain voltage were chosen very small in linear region from 25 mV up to 1 V while enough points were also measured in saturation regime up to 20 V. Gate voltage values were also chosen from weak to strong inversion regime. The frequency range was from 4Hz up to  $100 \,kHz$ . Slope AF of 1/f noise was considered ideally equal to 1. In Figure 4.7, the measured PSD of drain current versus frequency is presented for N50 long and short transistors at different bias conditions. Both at low and high gate voltage, noise is increasing in linear region while it seems to be saturated for higher  $V_{DS}$  values in a similar way as an output characteristic of a MOS device [34].



Figure 4.7: PSD of 1/f noise drain current  $S_{ID}$  vs. frequency for 50 V long (a,b) and short (c,d) n-channel LDMOSFETs at  $V_G = 1 V$  (a,c) and  $V_G = 4 V$  (b,d) for  $(V_D = 25 mV, 50 mV, 75 mV, 100 mV, 500 mV, 3 V, 20 V)$ 



Figure 4.8: Input noise  $S_{VG}$ , normalized with WL, referred to 1 Hz, at different  $V_D$  values, vs. area normalized drain current  $I_D/(W/L)$ , for N50 (a) and P50 (b) transistors. Long (left subplot) and short device (right subplot) are shown; markers: measured, lines: model (no drift region noise: dashed lines).

The main goal of the present analysis is to examine thoroughly the behavior of 1/f noise versus  $V_D$  in HV devices. As it has already been mentioned, the only significant contribution of 1/f noise coming from the drift region in these devices, takes place in linear region, strong inversion and for long channel devices [27, 195]. It is caused by a carrier number fluctuation effect at gate oxide extension in drift region which becomes comparable to the noise coming from the channel at the above conditions. Our recently established model includes this effect through Equation 4.5. A first validation of the model with the data referred to this section is shown in Figure 4.8 [34] both for long and short n- and p-channel devices. Input noise  $S_{VG} = S_{I_D^2}/g_m^2$ ,
normalized with device area WL and referred to 1 Hz versus normalized drain current  $I_D/(W/L)$  are shown for all different  $V_{DS}$  values from deep linear to high saturation region where the model seems very consistent with data. The model without the contribution of drift region is also shown and as it was expected it differs from the full model in linear operation and strong inversion of long devices, where noise from drift is significant [27, 34].



Figure 4.9: Output noise  $S_{ID}$ , multiplied with  $L^3/W$ , referred to  $1H_z$ , at different  $V_G$  values, vs. drain voltage  $V_D$ , for N50 (a) and P50 (b) transistors. Long (left subplot) and short device (right subplot) are shown; markers: measured, lines: model (no drift region noise: dashed lines).



Figure 4.10: Input noise  $S_{VG}$ , multiplied with WL, referred to 1 Hz, at different  $V_G$  values, vs. drain voltage  $V_D$ , for N50 (a) and P50 (b) transistors. Long (left subplot) and short device (right subplot) are shown; markers: measured, lines: model (no drift region noise: dashed lines).

(b)

An appropriate way to fully understand the drain bias-dependence of 1/f noise and examine if our model [27] is adequate, is to express 1/f noise versus drain bias for different inversion conditions. The results in Figures 4.9, 4.10 [34] are quite convincing regarding the consistency of the model in all bias conditions. In Figure 4.9, normalized  $S_{ID}$  and in Figure 4.10, normalized  $S_{VG}$  both referred to 1 Hz, are shown versus drain voltage from weak to strong inversion both for long and short nand p-channel devices.  $S_{VG}$  is multiplied by the area  $W \cdot L$  to factor out the device dimension effect, while  $S_{ID}$  is multiplied by  $L^3 \cdot W$  to eliminate device dimension and transconductance effects. Markers represent the measured data while lines the model. Dashed lines in  $S_{VG}$  plots (Figure 4.10) show the model without the drift region effect on noise. We first notice that in Figure 4.9, output noise  $S_{ID}$  versus  $V_D$  resembles an output characteristic ( $I_D$  versus  $V_D$ ) since it increases in linear region and it reaches saturation after a specific value of drain voltage. This  $V_{DSAT}$  seems to increase with inversion level in agreement with the basic IV theory. Furthermore in the n-channel short device, quasi-saturation and its effect on 1/f noise is apparent. We have mentioned previously in this chapter that apart from linear region, 1/f noise arising from drift region can also contribute to the total 1/f noise of the device in saturation mode through the quasi-saturation effect. This had not been clearly observed until now. Our model can follow this behavior of noise at high gate voltage values due to quasi-saturation effect, through the correct and complete DC model [32]. Moreover in the same short N50 device where drain current is quite high, there seems to be a decrease of noise in high drain and gate voltage bias ( $V_G = 4V, V_D = 20V$ ). This is probably due to self-heating effect which is not covered by the model yet. The contribution of the drift region is best observed in  $S_{VG}$  (Figure 4.10) both for nand p-channel long transistors. The dashed line represents the model without drift region effect and as it can be seen it remains constant for linear region and for higher gate voltages. But measured  $S_{VG}$  shows an increase in the above conditions which is perfectly predicted by the full model. In Table 4.2 [34], the values of the parameters of the model for each device are addressed. The drift region noise is apparent only in long channel devices.

| Parameter        | Units            | N50 40x10          | N50 40x05         | P50 40x10          | P50 40x1            |
|------------------|------------------|--------------------|-------------------|--------------------|---------------------|
| N <sub>T</sub>   | $eV^{-1}cm^{-3}$ | $1.7.10^{16}$      | $1.10^{16}$       | $5.10^{14}$        | $2.10^{14}$         |
| $a_C$            | $VsC^{-1}$       | 4.10 <sup>3</sup>  | 3.10 <sup>3</sup> | 80.10 <sup>3</sup> | 135.10 <sup>3</sup> |
| $a_H$            | -                | 0                  | 0                 | 0                  | $1.5.10^{-7}$       |
| N <sub>TDR</sub> | $eV^{-1}cm^{-3}$ | 1.10 <sup>11</sup> | 0                 | $5.10^{10}$        | 0                   |

Table 4.2: 1/f Noise HV model parameters for 50V devices under test

If we compare the values of 1/f noise parameters from Tables 4.1, 4.2, we can observe some slight but also some more important differences despite the fact that they refer to the same N50, P50 transistors. At a first glance this does not make sense but if we look deeper to what happened there is an explanation. First of all, values in both cases were extracted from simulations of the Verilog-A code implemented for the new 1/f noise model for LDMOSFETs. While the operating conditions are similar, they are not the same. In case of Table 4.1 [27], data and model were fitted at three  $V_D$  values ( $|V_D| = 50V, 20V, 50mV$ ) with only one at linear region ( $|V_D| = 50mV$ ). On the other hand, in Table 4.2 [34], more attention was given to linear region with more than five  $V_D$  values lower than |1|V. Moreover, while in first case one parameter set was extracted for both long and short channel lengths, in the second one a parameter set was used for each channel length. Finally, as far as Verilog-A code implementation is concerned, there is a difference of  $q_k$  calculation between the two approaches. For all the above reasons, parameters  $N_T$ ,  $a_C$ ,  $a_H$  have

some numerical differences which are not very significant though. The parameter  $N_{TDR}$  on the other hand has a quite remarkable difference - almost two decades - between the two approaches. This can be justified due to a different implementation of statement instruction of Verilog-A that was adopted after the work related to Table 4.1, was published [27]. Briefly, while in first approach (Table 4.1), flicker noise was calculated both between Source and K-point node (LV part) and K-point and Drain node (Drift part) and the total flicker noise calculation was taking into consideration these parts, in the second approach (Table 4.2) the total flicker noise was directly calculated from Source to Drain node. The latter seems physically more correct since the noise equations are charge-based and thus bias-dependent so they can predict where each contribution will dominate and where it will be negligible.

## 4.3.5 Methodology for 1/f Noise Parameter Extraction for High-Voltage MOSFETs

Flicker noise in high-voltage MOSFETs has been given considerable attention and has contributed to the basic understanding of 1/f noise mechanisms in these devices [193, 194, 195]. Compact models have been established [27, 34, 198]; however, no complete procedure has been proposed so far for the extraction of the 1/f noise parameters related to all noise contributions in a wide range of operation of the HV devices. Former work has proposed a simple noise parameter extraction method for standard MOSFETs [170, 184, 186] but in HV devices, additional noise sources contribute to total 1/f noise.

As detailed before, a physical charge-based model is used to cover the lowvoltage part of the HV-MOSFET - bearing many similarities with the EKV3 compact model [31] – while the drift region part also uses a charge-based modeling approach [32]. Our recently established 1/f noise model for HV-MOSFETs [27] exploits this charge-based framework. According to this 1/f model, the channel region remains the dominant contributor to flicker noise. Carrier number fluctuation, Coulomb scattering, mobility fluctuation and series resistance are the dominant flicker noise sources from weak to strong inversion region for low-voltage (LV-) MOSFETs [22, 170, 172, 173, 176, 184, 186] as well as for the LV-channel part of HV-MOSFETs [27, 34]. The carrier number fluctuation effect, which prevails in moderate inversion, is the result of the trapping/detrapping effect in the oxide and is described by parameter  $N_T$  which represents the number of trapped charges per unit area. The Coulomb scattering mechanism contributes to noise in early strong inversion by affecting the mobility of the device and is described by parameter  $a_C$  which is the Coulomb scattering coefficient. The mobility fluctuation effect is dominant in weak inversion and is described by parameter  $a_H$ . Series resistance contribution can influence only at high currents and is characterized by the  $S_{\Delta R}$  parameter. The above effects are correctly introduced in the EKV3 1/f noise model for LV-MOSFETs [22, 24, 33] as well as in our 1/f noise model for LDMOS transistors [27, 34]. Series

resistance effect was added later with same approach as Equation 3.46 with replacing  $q_d$  with  $q_k$ :

$$\frac{S_{I_D^2}}{I_D^2} \mid_{\Delta R_{LV}} \simeq S_{\Delta R^2} G_{SPEC}^2 \left(q_s^2 + q_k^2\right) \tag{4.7}$$

and thus Equation 4.1 becomes:

$$\frac{S_{I_D^2}}{I_D^2} = \frac{S_{I_D^2}}{I_D^2} |_{\Delta N_{LV}} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta \mu_{LV}} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta R_{LV}} + \frac{S_{I_D^2}}{I_D^2} |_{\Delta N_{\text{DRIFT}}}$$
(4.8)

Furthermore, short channel effects like quasi-saturation affect 1/f noise and are accounted for via the charge-based IV model [32]. In HV-MOSFETs, an additional noise source is attributed to the extension of the gate oxide in drift region which affects the whole device especially for long channel and under low drain bias conditions. A carrier number fluctuation model is applied in this region. This effect is described by parameter  $N_{TDR}$ , which is much smaller than  $N_T$  and can be significant only in linear region for long channel devices, where noise coming from the channel is low enough to be comparable to noise coming from the drift region [27, 34].

In this section, the 1/f noise parameter extraction methodology is divided into two procedures. Firstly, a simpler one for flicker noise arising from the LV-channel of the LDMOS device [199] and after the most complete one which refers to the whole device including drift region as well as to all possible effects that can create 1/f noise [35].

## 4.3.5.1 Simple 1/f Noise Parameter Extraction Method for the LV part of LD-MOSFETs

An 1/f noise parameter extraction method for HV-MOSFETs at 3V drain bias is presented in this section. In this region the overall noise is mostly dominated by the noise originating in the channel. The bias-dependence of flicker noise, related to transconductance-to-current ratio, allows for an easy means to determine related noise parameters. Though measured data are limited, parameters related to carrier number fluctuation effect may be found. 50V n-channel HV-MOSFETs are investigated for long as well as short channel lengths. The parameter extraction method is applied to the recently established 1/f noise model for HV-MOSFETs [27], showing a good agreement among model and experimental data.

For the purpose of the present case, flicker noise data of both long and short N50 transistor performed at 3V drain bias for 7 current points, were used. Under these operating conditions, we assume that channel contribution in 1/f noise will be dominant. The current ranges from moderate inversion to the lower end of strong inversion, where carrier number fluctuation is the main noise contributor. The goal here is to provide a helpful flicker noise parameter extraction methodology when biasing is such that 1/f noise is dominated by noise generated in the channel region, due mainly to carrier number fluctuation. Starting from CV-IV data, fundamental

quantities, such as  $I_{SPEC}$  are calculated [204], which are then used in noise equations for parameter extraction. In Figure 4.11 [199], the power spectral density  $S_{ID}$  is shown both for the measurements and the model [27]. The model is simulated after the extraction of the parameters in this section and its consistency is good for all bias conditions.



Figure 4.11: PSD of drain current noise  $S_{ID}$  for long (a) and short (b) N50 transistors at  $V_D = 3V$  for 8 different  $I_D$  values from 1  $\mu A$  to 200  $\mu A$ . Long device ( $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$ ) and short device ( $W = 40 \,\mu m$ ,  $L = 0.5 \,\mu m$ ).

## **Extraction of IV Parameters**

It is essential to have a correct DC model in order to implement an 1/f noise model, since certain quantities of the DC model, such as transconductance  $(g_m)$ , slope factor (n), specific current  $(I_{SPEC})$  and electron mobility  $(\mu)$ , are used in the noise equations. In order to calculate the noise parameters these quantities must be extracted first.  $g_m$  can be calculated as the derivative of the measured drain current. For obtaining n,  $I_{SPEC}$  and  $\mu$ , a specific procedure must be followed [204]. Transconductance-to-current ratio  $(g_m U_T / I_D)$  shown in Figure 4.12a [199], is very helpful in the extraction of these DC parameters. In the weak inversion regime n can be calculated as:  $n = \frac{1}{g_m U_T / I_D} \mid_{max}$  while again from the transconductance-to-current ratio plot,  $I_{SPEC}$  corresponds to the current where  $g_m U_T / I_D$  equals 0.616 of its maximum value [204]. Specific current is defined as  $I_{SPEC} = 2nU_T^2 \mu C'_{OX} \frac{W}{L}$  and given that  $T_{OX} = 15 nm$ , electron mobility can be easily calculated. Figure 4.13 [199] shows a general flowchart of the parameter extraction procedure where the first three blocks refer to IV parameter extraction.



Figure 4.12: a) Transconductance-to-current ratio versus  $I_D$ , b) 1/f noise power spectral density referred to  $1 H_z$  and divided by  $I_D^2$ , versus  $I_D$ , for a short channel NMOS 50V device.

## 1/f Noise Parameter Extraction



Figure 4.13: 1/f noise parameter extraction flow.

The basic simpler carrier number fluctuation model in the channel region is described by Equation 3.34 [177, 184, 186]. Of course things are somewhat more complicated as far 1/f noise in LDMOSFETs is concerned [27], but this formula can be considered sufficient for a first evaluation of 1/f noise parameters. Figure 4.12b [199] shows the bias-dependence of 1/f noise referred to 1 *Hz*. In all cases the normalization was applied from 10 *Hz* to 1 *kHz*. Each of the noise parameters,  $N_T$ , and  $\alpha_C$ , can be extracted from different inversion levels. For  $I_D < 5 \,\mu A$  in the moderate inversion region, the second term of Equation 3.34 related to Coulomb scattering can be neglected so that:

$$\frac{S_{I_D^2}}{I_D^2}|_{\Delta N} = \frac{KTq^2 N_T \lambda}{WLC_{OX}'^2 f} \left(\frac{g_m}{I_D}\right)^2$$
(4.9)

In this way the parameter  $N_T$  can be determined. For  $I_D > 100 \,\mu A$ , the Coulomb scattering effect dominates and from Equation 3.34, the  $\alpha_C$  parameter can be extracted. This procedure is shown in the last two blocks of Figure 4.13 [199]. All the parameters that were extracted from IV and 1/f noise data, are shown in Table 4.3 [199], for long and short n-channel devices.

| Parameter | Units            | N50 40x10         | N50 40x05         |
|-----------|------------------|-------------------|-------------------|
| п         | -                | 1.32              | 1.35              |
| ISPEC     | A                | $1.4.10^{-6}$     | $20.10^{-6}$      |
| μ         | $cm^2 (Vs)^{-1}$ | 740               | 1230              |
| $N_T$     | $eV^{-1}cm^{-3}$ | $1.62.10^{16}$    | $2.7.10^{16}$     |
| $a_C$     | $VsC^{-1}$       | 3.10 <sup>3</sup> | 6.10 <sup>3</sup> |

Table 4.3: 1/f Noise HV model extracted parameters for n-channel 50V devices under test

#### Model Validation

As mentioned above, a new complete 1/f noise model for HV-MOSFETs was recently established [27]. The values of the noise parameters extracted according to the previous paragraph were used for the simulations. Modeling results are shown in Figures 4.14, 4.15, 4.16 [199] both for long and short n-channel devices. Output noise, output noise divided by  $I_D^2$ , as well as input noise  $S_{VG}$  versus  $I_D$  are shown. In each case, the complete model is represented by a thick line and the model without the Coulomb scattering effect ( $\alpha \mu = 0$ ) is represented by a dashed line. It is clear that these two lines almost coincide in moderate inversion regime which means that indeed in this region the Coulomb scattering effect on noise is negligible. Generally speaking, the model shows a very consistent behavior especially for long n-channel devices. For the short device, results are not perfect due to the limited current range for the extraction of the parameter  $\alpha_C$ . For such a device, the highest level of measured current ( $I_D = 200 \,\mu A$ ) is just slightly above the onset of strong inversion. On the other hand, the decrease of noise observed in  $S_{VG}$  for the same short channel device at lower currents may be regarded as non-typical, and is actually a result of the slight departure from 1/f in the noise spectra of the short channel device, as seen in Figure 4.11. We note that in Table 4.3, the 1/f noise parameters for the long and short channel devices are reasonably close. Furthermore, they are quite close to the values from Tables 4.1 [27] and 4.2 [34] which confirms the consistency of the method.



Figure 4.14: 1/f noise PSD  $S_{ID}$ , referred to 1 Hz, vs. drain current  $I_D$ , for 50 V transistors. a) Long device ( $W = 40 \mu m$ ,  $L = 10 \mu m$ ). b) Short device ( $W = 40 \mu m$ , L = 500 nm); measurement (markers) and model (lines).



Figure 4.15: 1/f noise PSD  $S_{ID}/l_D^2$ , referred to 1 Hz, vs. drain current  $I_D$ , for 50 V transistors. a) Long device ( $W = 40 \ \mu m$ ,  $L = 10 \ \mu m$ ). b) Short device ( $W = 40 \ \mu m$ ,  $L = 500 \ nm$ ); measurement (markers) and model (lines).



Figure 4.16: 1/f noise PSD  $S_{VG}$ , referred to 1 Hz, vs. drain current  $I_D$ , for 50 V transistors. a) Long device ( $W = 40 \,\mu m$ ,  $L = 10 \,\mu m$ ). b) Short device ( $W = 40 \,\mu m$ ,  $L = 500 \,nm$ ); measurement (markers) and model (lines).

#### 4.3.5.2 Complete 1/f Noise Parameter Extraction Method for LDMOSFETs

The simple 1/f noise parameter extraction presented in the previous section has the advantage to be quite straightforward, but nevertheless has some important disadvantages. Firstly, it is limited to the extraction of parameters related only to the channel part and not to the drift region effect on 1/f noise. Even for the LV part, parameters related to channel carrier number fluctuation effect,  $N_T$ , and  $\alpha_C$ , are the only to be extracted while mobility fluctuation or series resistance effects are not taken into consideration. A detailed 1/f noise parameter extraction method for highvoltage (HV) MOSFETs at low (50 mV) and medium (3 V) drain biases is proposed for first time [35]. In  $V_D = 3V$  region, noise coming from the channel is dominant while in linear region there is an extra contribution of noise from the drift region part especially for long channel devices in strong inversion region. Flicker noise of 50Vand 20V n- and p-channel HV-MOSFETs was measured over a large current range from weak to strong inversion [27], making possible the extraction of the noise parameters related to the different noise contributions, such as mobility fluctuations in low current regime, carrier number fluctuations and Coulomb scattering in medium and high current regime. In some cases, series resistance noise contribution especially at high current is apparent as well. The parameter extraction procedure is devised for a recently established charge-based flicker noise model for HV-MOSFETs [27]. Noise parameters related to the carrier number fluctuation effect in the gate oxide extension in drift region are also extracted in high current regime of long channel devices under low drain bias condition. For the description of the non ideal slope of flicker noise spectra  $1/f^{AF}$ , the frequency exponent AF may take values slightly

different from 1. As a first step, before the noise parameters related to the above effects are extracted, AF should be determined directly from noise data and used in the following procedure for the extraction of noise parameters.

A complete noise parameter extraction procedure demands a reliable evaluation of some CV-IV fundamental quantities which are then used in noise equations for parameter extraction, such as the specific current  $I_{SPEC}$  [204]. As it has been shown in Figures 2.25, 2.26, the IV part of the recently established model [32] predicts very well the DC behavior of such devices for all regions of operation for a 50 V NMOS device. Figures 4.17, 4.18, 4.19 [35] show the power spectral density  $S_{ID}$  both for the measurements and the model [27]. 50 V long and short n- and p-channel transistors are shown at  $V_D = 3 V$  while same short devices are shown at  $V_D = 50 mV$ . The consistency of the model is good for all bias conditions. The range of frequencies between  $10 H_z$  and  $100 H_z$  is closest to 1/f and is used for the extraction of noise parameters. The extracted parameters are used for the simulations shown in Figures 4.17, 4.18, 4.19.



Figure 4.17: Power spectral density of drain current noise  $S_{ID}$  for 50 V long (a) nand (b) p-channel HV-MOSFETs at  $V_D = 3 V$ , at different  $V_G$  values. The model (lines) accounts for spectral dependence slightly differing from 1/f.



Figure 4.18: Power spectral density of drain current noise  $S_{ID}$  for 50 V short (a) n- and (b) p-channel HV-MOSFETs at  $V_D = 3V$ , at different  $V_G$  values. The model (lines) accounts for spectral dependence slightly differing from 1/f.



Figure 4.19: Power spectral density of drain current noise  $S_{ID}$  for 50 V short (a) nand (b) p-channel HV-MOSFETs at  $V_D = 50 \, mV$ , at different  $V_G$  values. The model (lines) accounts for spectral dependence slightly differing from 1/f.

## **Extraction of IV Parameters**



Figure 4.20: Transconductance-to-current ratio with its 1st and 2nd order derivative versus normalized drain current, for a long channel NMOS 50V device.

The parameter extraction procedure presented in this work, is based on the recently established charge-based 1/f noise model for HV-MOSFETs [27]. Some fundamental IV quantities, such as normalized charges  $(q_s, q_k)$ , slope factor (n), specific current ( $I_{SPEC}$ ) and electron mobility ( $\mu$ ), are used in the 1/f noise equations as presented above [27]. In order to extract the 1/f noise parameters, these quantities must be extracted first. As described in previous section, they are calculated by the IV model but in this work we evaluate them analytically from specific CV-IV data. Values coming from simulation are just used for confirmation.  $T_{OX}$  of these devices is known (15 nm) while the slope factor n, the specific current  $I_{SPEC}$  and mobility  $\mu$  are calculated from  $g_m U_T / I_D$  measured data [199, 204]. In Figure 4.20 [35], the transconductance-to-current ratio  $g_m U_T/I_D$  with its 1st and 2nd order derivative versus drain current normalized with device aspect ratio is shown for a long NMOS 50V transistor. Effective length and width of the device are taken from the IV model. In weak inversion regime *n* can be calculated as:  $n = \frac{1}{g_m U_T / I_D} \mid_{max}$  while when the 2nd order derivative of transconductance-to-current ratio equals zero, drain current equals to:  $I_D = I_{SPEC}(1 + \sqrt{2})/2$  and from there  $I_{SPEC}$  is extracted through which electron mobility  $\mu$  can be calculated. The following equations permit the calculation of normalized charges through the measured transconductance  $(g_m)$  and the calculated ISPEC [22]:

$$\frac{g_m}{G_{spec}} = \frac{q_s - q_k}{n}$$

$$\frac{I_D}{I_{SPEC}} = (q_s - q_k) + (q_s + q + 1)$$
(4.10)

Steps 1 and 2 of Figure 4.21 [35] describe the extraction of CV and IV quantities.

## 1/f Noise Parameter Extraction



Figure 4.21: 1/f Noise parameter extraction flow chart.



Figure 4.22: Power spectral density of drain current noise  $S_{ID}$  for 50V long a) n- and b) p-channel HV-MOSFETs at  $|V_D| = 3V$ ,  $|V_G| = 4V$  for the extraction of frequency exponent *AF* of flicker noise.

Step 3 of Figure 4.21 [35] describes the 1/f noise parameter extraction. Firstly, from flicker noise data versus frequency, the slope factor AF can be extracted. The next step is to multiply all the noise data with the factor  $f^{AF}$  for all frequencies to factor out the frequency dependence. By averaging the obtained data in a certain range (typically from 10Hz to 100Hz), one noise value can be extracted for each bias point. Figure 4.22 [35] shows the extraction of AF in comparison with the ideal flicker noise slope for long N and P 50V devices for  $V_D = 3V$ . Since normalized charges

are calculated, 1/f noise equations from [27] above can be used . The output noise  $S_{ID}$  divided by  $I_D^2$ , is used for extracting the noise parameters in different operating conditions [170, 184, 186]. In moderate inversion, this quantity is constant versus current and from there the  $N_T$  parameter can be extracted, since Coulomb scattering contribution is not significant. The two last terms in the bracket in Equation 4.2which contain the  $a\mu$  product can be neglected [22, 24, 177, 184, 186, 199]. Then in early strong inversion, where  $S_{ID}/I_D^2$  starts to decrease at increasing drain current, the Coulomb scattering related parameter  $a_C$  is obtained from Equation 4.2. A sudden increase of  $S_{ID}/I_D^2$  at highest currents is an indication that there is an effect of series resistance on noise [22, 186], and the related parameter  $S_{DR}$  can be extracted by Equation 4.7. This effect is usually present in short channel devices. Finally, if there is an increase of  $S_{ID}/I_D^2$  in the very low current region, mobility fluctuation mechanism contributes to noise and  $a_H$  parameter is extracted [22, 24, 186]. This can be done through Equation 4.4. All the above describe the parameter extraction of 1/f noise coming mainly from the channel region. As previously established [27], the carrier number fluctuation effect in the extension of gate oxide over the drift region can be significant only in linear region of long channel devices. There, an increase of  $S_{ID}/I_D^2$  is noticed in early strong inversion and from there  $N_{TDR}$  is calculated via Equation 4.5. *i*<sub>drift</sub> normalized current in drift region is directly taken from the IV model.

Figures 4.23, 4.24, 4.25, 4.26, 4.27, 4.28 [35] show the  $S_{ID}/I_D^2$  normalized with device area, referred to 1 Hz, versus normalized drain current for all devices. Specifically, long transistors are shown for drain bias of 3V and  $50 \, mV$ , since at  $50 \, mV$  the effect of drift region is apparent while short transistors are shown only with drain bias of 3V. In each of the 12 plots presented, the values of the extracted parameters are shown as well as the point where these parameters were extracted. In all cases of  $V_D = 3V$  both for long and short transistors,  $N_T$  and  $a_C$  parameters are extracted. It is clear that in moderate inversion the  $a\mu$  product is negligible. In long transistors at  $V_D = 50 \, mV$ ,  $N_{TDR}$  is extracted. The series resistance parameter  $S_{DR}$  seems to play a role only in the short n-channel 50V device. The mobility fluctuation effect parameter  $a_H$  appears only in short 50 V and 20 V p-channel devices. The different contributions are shown with dashed line in every plot in order to confirm that each effect is dominant in a different region, as described above. A simple carrier number fluctuation model  $K_o(g_m/I_D)^2$  is also shown for comparison [177, 184, 186]. As it can be seen in the Figures 4.23, 4.24, 4.25, 4.26, 4.27, 4.28, this simple approach almost coincides with the complete model when  $a\mu \approx 0$  in linear region. In saturation region, there are some slight differences especially at higher currents. Tables 4.4, 4.5 [35] show all the IV and noise parameters extracted for each transistor.



Figure 4.23: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors. Long devices ( $W = 40 \ \mu m$ ,  $L = 10 \ \mu m$ ) are shown at  $|V_D| = 3 V$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).



Figure 4.24: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to  $1 H_z$ , vs. normalized drain current  $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors. Short devices ( $W = 40 \ \mu m$ ,  $L = 0.5 \ \mu m$  for N50,  $L = 1 \ \mu m$  for P50) are shown at  $|V_D| = 3 V$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).



Figure 4.25: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors. Long devices ( $W = 40 \ \mu m$ ,  $L = 10 \ \mu m$ ) are shown at  $|V_D| = 50 \ mV$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).



Figure 4.26: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to  $1 H_z$ , vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors. Long devices ( $W = 40 \ \mu m$ ,  $L = 10 \ \mu m$ ) are shown at  $|V_D| = 3 V$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).



Figure 4.27: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors. Short devices ( $W = 40 \ \mu m$ ,  $L = 0.5 \ \mu m$  for N20,  $L = 0.6 \ \mu m$  for P20) are shown at  $|V_D| = 3 V$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).



Figure 4.28: 1/f noise PSD  $S_{ID}/I_D^2$  normalized with 1/(WL), referred to  $1 H_z$ , vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors. Long devices ( $W = 40 \ \mu m$ ,  $L = 10 \ \mu m$ ) are shown at  $|V_D| = 50 \ mV$ . Measurement (markers), full model (lines), with different noise contributions (dashed and dotted lines).

| Parameter        | Units                        | N50 40x10             | N50 40x05            | P50 40x10             | P50 40x1               |
|------------------|------------------------------|-----------------------|----------------------|-----------------------|------------------------|
| n                | -                            | 1.32                  | 1.35                 | 1.22                  | 1.17                   |
| ISPEC            | A                            | 8.95.10 <sup>-7</sup> | $2.58.10^{-5}$       | $1.67.10^{-7}$        | $1.61.10^{-6}$         |
| μ                | $m^2 \left( Vs \right)^{-1}$ | 0.0579                | 0.132                | 0.0118                | 0.0159                 |
| AF               | -                            | 0.95                  | 0.95                 | 1.15                  | 1.15                   |
| N <sub>T</sub>   | $eV^{-1}cm^{-3}$             | $1.7.10^{16}$         | $1.75.10^{16}$       | 8.05.10 <sup>15</sup> | 2.69.10 <sup>15</sup>  |
| $a_C$            | $VsC^{-1}$                   | 1.10 <sup>3</sup>     | 2.58.10 <sup>3</sup> | 36.5.10 <sup>3</sup>  | 31.5.10 <sup>3</sup>   |
| $a_H$            | -                            | -                     | -                    | -                     | 6.8.10 <sup>-7</sup>   |
| N <sub>TDR</sub> | $eV^{-1}cm^{-3}$             | 2.4.10 <sup>11</sup>  | -                    | 9.6.10 <sup>10</sup>  | -                      |
| $S_{DR}$         | $\Omega^2 H z^{-1}$          | -                     | $1.75.10^{-9}$       | -                     | -                      |
| K <sub>O</sub>   | $C^2 eV^{-1} cm^{-2}$        | $2.87.10^{-27}$       | $2.96.10^{-27}$      | $1.36.10^{-27}$       | 4.54.10 <sup>-28</sup> |

Table 4.4: 1/f Noise HV model extracted parameters for 50V devices under test

| Parameter        | Units                 | N20 40x10             | N20 40x05       | P20 40x10             | P20 40x06              |
|------------------|-----------------------|-----------------------|-----------------|-----------------------|------------------------|
| n                | -                     | 1.3                   | 1.33            | 1.27                  | 1.145                  |
| ISPEC            | A                     | 8.24.10 <sup>-7</sup> | $2.19.10^{-5}$  | $1.7.10^{-7}$         | $4.68.10^{-6}$         |
| μ                | $m^2 (Vs)^{-1}$       | 0.054                 | 0.113           | 0.0116                | 0.036                  |
| AF               | -                     | 1                     | 0.95            | 1.18                  | 1.18                   |
| $N_T$            | $eV^{-1}cm^{-3}$      | $1.54.10^{16}$        | $1.4.10^{16}$   | 3.22.10 <sup>16</sup> | 3.35.10 <sup>15</sup>  |
| $a_C$            | $VsC^{-1}$            | $2.28.10^3$           | $1.01.10^3$     | 13.5.10 <sup>3</sup>  | 31.10 <sup>3</sup>     |
| $a_H$            | -                     | -                     | -               | -                     | 6.8.10 <sup>-8</sup>   |
| N <sub>TDR</sub> | $eV^{-1}cm^{-3}$      | $4.4.10^{10}$         | -               | 8.5.10 <sup>10</sup>  | -                      |
| $S_{DR}$         | $\Omega^2 H z^{-1}$   | -                     | -               | -                     | -                      |
| K <sub>O</sub>   | $C^2 eV^{-1} cm^{-2}$ | $2.6.10^{-27}$        | $2.37.10^{-27}$ | $5.44.10^{-27}$       | 5.66.10 <sup>-28</sup> |

Table 4.5: 1/f Noise HV model extracted parameters for 20V devices under test

#### **Model Evaluation**



Figure 4.29: 1/f noise PSD  $S_{ID}$ , multiplied by  $L^3/W$  referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot. Measurement (markers) and model (lines).



Figure 4.30: 1/f noise PSD  $S_{VG}$ , multiplied by WL referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N50 transistors and (b) P50 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot. Measurement (markers) and model (lines).



Figure 4.31: 1/f noise PSD  $S_{ID}$ , multiplied by  $L^3/W$  referred to 1Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot. Measurement (markers) and model (lines).



Figure 4.32: 1/f noise PSD  $S_{VG}$ , multiplied by WL referred to 1 Hz, vs. normalized drain current  $I_D/(W/L)$ , for (a) N20 transistors and (b) P20 transistors is shown for both linear and saturation regions. Long channel (squares) and short channel (triangles) are shown in the same plot. Measurement (markers) and model (lines).

In contrast to [27], [34], [199], noise spectral dependence different than 1/f has been accounted for, in the present analysis. Noise exponents are found to be about 0.95 and 1.15 for n- and p-channel devices, respectively. Long and short channel devices show a similar spectral dependence, except in the N20 devices, where AF values

slightly differ. The 1/f noise parameters extracted above (Tables 4.4, 4.5), are used in the simulations. In Figures 4.29, 4.30, 4.31, 4.32 [35], the results are shown for all the transistors. Lines represent the model while markers represent the measurements. Noise data for long and short channel devices are normalized and shown in the same graph, so as to compare the noise for different channel lengths. Long channel measurements and simulations are shown with red color while short channel are shown with black. In each case, linear ( $|V_D| = 50 \, mV$ ) and saturation ( $|V_D| = 3 V$ ) regions are presented in the same plot. Normalized output noise  $S_{ID}$  and input noise  $S_{VG}$  are shown.  $S_{VG}$  is multiplied by the area WL to factor out the device dimension effect, while  $S_{ID}$  is multiplied by  $L^3W$  so as to eliminate device dimension and transconductance effects. Current is also normalized by dividing by the aspect ratio W/L. W and L denote effective device dimensions as obtained from the DC model.

The results seem to be very good, since in all cases the model and measurements show a very consistent behavior. The wide range of noise data allowed for an extraction of the noise parameters for every different noise contribution, and these full parameter sets are responsible for the very nice evaluation of the model. It is also apparent that the behavior of the normalized noise for both long and short channel devices is quite similar after factoring out the size and transconductance effects. In some cases (N20, P50 short channel devices), the output noise seems to decrease in saturation at high currents. This happens probably because of the self-heating effect present in these devices. It is also important to mention that the values of the parameters shown in Tables 4.4, 4.5, are generally quite close between long and short channel lengths, implying that the scaling behavior of the 1/f noise model is also very consistent with geometry. The parameters regarding the noise from drift region (N<sub>TDR</sub>, which will have an impact only in longer channel devices) and from series resistance (S<sub>DR</sub>, which will have an impact only in shorter channel devices) could be applied to all channel lengths. Note that in [27] a single parameter set was used covering long and short devices, contrary to the present work. Generally, possible differences with the values from other Tables (Tables 4.1, 4.2, 4.3) from this chapter can be found which are due to several reasons mentioned before.

## 4.4 Conclusions

The first objective of this chapter was to successfully explore the LDMOS transistor and locate any possible sources that generate 1/f noise. In the LV channel part, flicker noise is caused by the same effects as in standard MOSFETs such as carrier number fluctuation due to trapping/detrapping mechanism in the oxide interface, mobility fluctuation effect and series resistance effect. In the drift region part, 1/f noise is observed due to the same trapping/detrapping effect as above which is now generated in the extension of gate oxide which overlaps with drift region. This carrier number fluctuation effect creates flicker noise which becomes significant and comparable to the channel noise under linear region and strong inversion modes and for longer channel devices. In saturation region, quasi-saturation and self-heating effect seem to affect 1/f noise. All the above have been experimentally observed in our work [27, 34, 35] as in works from other groups [193, 194, 195, 198].

The second goal of the present chapter was to develop a complete compact charge-based 1/f noise model for LDMOSFETs which will include all the above effects. A few modeling approaches were available in literature until now [198] without providing a compact solution. As a first step to solve the problem related to the execution of 1/f noise measurements at high drain voltages, a dedicated setup provided by AdMOS allowing to measure 1/f noise in HV devices up to 200V has been presented. 1/f noise was measured on different n- and p-channel devices over a wide range of bias conditions for long and short channel devices up to 50V. The 1/f noise compact model was implemented and its results have been presented consistently over all bias ranges [27]. Since the basic contribution of drift region to 1/f noise takes place under low drain voltage conditions, a comprehensive analysis of 1/f noise behavior versus drain voltage for HV devices was accomplished based on our new model [34] which can lead to a more accurate understanding of 1/f noise in HV-MOSFETs. Drift region effect on 1/f noise in long channel devices in strong inversion and linear region can be observed very clearly in this analysis of 1/f noise versus drain bias. Output noise  $S_{ID}$  shows an  $\sim I_D vs. V_D$  shape while  $S_{VG}$ seems to remain constant versus drain voltage in linear region and strong inversion when flicker noise is contributed only by the channel in long channel devices. The effect of drift region causes an increase in noise for low  $V_D$  and high  $V_G$ , L and this is fully covered by the model. Furthermore, quasi-saturation effect and how it influences flicker noise especially in N50 short channel device is also unambiguous in this analysis [34]. Finally, self-heating effect on 1/f noise is noticed under highvoltage and current conditions but not yet included in the model. In conclusion, the present model [27, 34] can cover a wide range of bias and geometrical conditions of low frequency noise in HV-MOSFETs.

The implementation of an accurate 1/f noise parameter extraction method for LDMOSFETs follows naturally after the establishment and validation of our new model. This procedure took place into two different approaches; a simpler one presented first at [199] and a second more complete that followed [35]. As far as the first one is concerned [199], a methodology, strongly related to the  $g_m/I_D$  ratio, was applied and despite the somewhat limited available data range, the basic 1/f noise parameters related to carrier number fluctuation and correlated mobility fluctuation effects could be easily determined. The recently established 1/f noise model for HV-MOSFETs [27, 34] showed good results versus experiment. This work was the basis for the more complete extraction method that follows [35]. The latter is a comprehensive methodology for extracting 1/f noise parameters in HV-MOSFETs. Because of the wide data range in terms of bias and geometry, all noise parameters related to noise contributions both from channel and drift region are extracted in distinct operating regions, where each of the effects considered is dominant. The procedure has

been applied to 50V and 20V long and short channel n- and p-type HV-MOSFETs, from 1/f measurements covering weak to strong inversion in linear and saturation regimes. The comparisons of noise data from devices with different geometries and for different bias conditions provide insight into the overall noise behavior of HV-MOSFETs. The individual contributions to 1/f noise from carrier number fluctuation, mobility fluctuation, series resistance fluctuation and drain extension, are shown and analyzed in detail. The application of the parameter extraction methodology with the recently established 1/f noise model for HV devices [27] gives excellent results for a wide variety of different bias conditions. The resulting parameter values for long and short channel devices are consistent, resulting in a well scalable model.

## Chapter 5

# Low-Frequency Noise Variability Modeling in MOSFETs

## 5.1 Introduction

Physical models, as addressed in previous chapters, describe the mean value behavior of LFN. The description of statistical variation of LFN may be considered to be equally significant as the description of mean value of LFN in MOSFETs. As mentioned before, LFN is successfully used as a reliable characterization tool to evaluate the quality of the MOSFET through its dielectric interface. It also is an important factor limiting the performance of analog and RF applications. Therefore the creation of correct LFN variability models is really crucial. The scope of our work was to discover the relation between the effects that generate LFN noise in MOSFETs and its variability and then to succeed in implementing a physics-based, charge-based compact model which describes this variability. Noise performance may strongly vary between different devices on one chip, and moreover even between different operating points of a single device. Scaling down of CMOS technologies leads to both shrinking of device area and operation in subthreshold region. In smaller-sized MOSFETs, noise fluctuations are area dominated but in moderateto large- sized transistors (Area  $\gg 1\mu m^2$ ), variability of LFN also shows a strong bias-dependency.

As described in detail in Section 3.4.3, in small devices LFN is dominated by random telegraph signals (RTS) which are caused by the capture and subsequent emission of charges at discrete trap levels near the oxide interface [139, 144, 162, 205, 206, 207, 208]. Each carrier trapped close to the silicon oxide interface causes RTS in time domain, corresponding to a Lorentzian spectrum. This trapping/detrapping approach assumes a distribution of trapping times that arise from the transition of electrons from the semiconductor surface to traps located in the oxide. The Lorentzian-like spectra are responsible for strong LFN deviation in small area devices where number of traps is quite low [162].

The power spectral density (PSD) of LFN in moderate- to large-sized transistors commonly used in analog/RF applications results from the superposition of such Lorentzians while the increased number of traps ensures the inversely proportional to frequency behavior (~ 1/f). In more detail, a distribution of time constants within this superposition can give rise to a spectrum that varies inversely with frequency when the number of traps is quite high which is the case in large devices [139]. Carrier number ( $\Delta N$ ) [159] and mobility fluctuations ( $\Delta \mu$ ) [188, 189, 190] are considered as the main causes of low frequency noise. While their incidence on the bias-dependence of LFN has been well investigated, the way these noise mechanisms contribute to the bias-dependence of variability of LFN has been less well understood. 1/f noise variability is minimum in high current region whereas it has been shown to be maximized in weak inversion [209, 210, 211], while increased drain bias also increases noise variability due to the non-uniformity of channel in saturation [207, 208]. Our measured data confirm this bias-dependence of 1/f noise variability [28, 29]. It is also proved that there is little effect on noise deviation due to current or transconductance dispersion. Until today, no compact model has been proposed to explain this bias-dependence in detail. In combination with the chargebased formulation of LFN [21, 22, 24, 33], we propose a new charge-based compact model for bias-dependence of LFN variability for the first time [28, 30]. In [28], the complete model including both  $\Delta N$  and  $\Delta \mu$  effects is presented while in [30], the model regards only  $\Delta N$  effect and is validated with data taken from bibliography [211] both for bias and area dependence. Furthermore in [30], fundamental properties of log-normal distribution are taken into consideration since LFN deviation seems to follow such a distribution as it is shown in Figure 5.1 [30].

In the introduction above, the main aspects of 1/f noise variability that are covered in this chapter, are briefed. After this, a short reference in previous attempts of modeling 1/f noise variability is listed with giving attention to the benefits of our work. Finally, our physics-based analysis resulting in a complete compact model for 1/f noise variability in MOSFETs is presented. Despite the fact that the statistical sample of data is not sufficient in HV-MOSFETs, as presented in Chapter 4, the model can also be applied to the LV part of HV devices since the effects that generate 1/f noise there ( $\Delta N$  and  $\Delta \mu$ ) are the same as in LV-MOSFETs.



Figure 5.1: Cumulative Distribution Function (CDF) of normalized power spectral density of the logarithm of drain current noise  $S_{ID}$  for 30 moderately-sized nMOS-FETs, shows a log-normal distribution.

## 5.2 Existing Approaches

Previous studies of statistical LFN variability have focused mainly on areadependence [211, 212, 213, 214, 215, 216], while attempts have been made to describe the bias-dependence of noise variability [207, 208, 209]. A simple empirical model relating 1/f variability to transconductance-to-current ratio  $g_m/I_D$  [29] which provides satisfactory results for saturation from weak to strong inversion was proposed from our group and is presented in Appendix A. However, no physics-based and truly compact model for the bias-dependence of LFN variability in MOSFETs had been proposed so far until the present work [28, 30].

For additional information, LFN variability studies [212, 213, 215, 216] generally propose an area scaling of the noise variability,  $\sigma[log(S_{ID})]$ , based on a  $1/\sqrt{area}$ dependence. In [217], the reasons why  $\sigma[log(S_{ID})]$  deviates from the  $1/\sqrt{area}$ dependence are presented based on the statistics of sums of lognormal distributions, but eventually it relies on a rather arbitrary empirical function to fit the variability area scaling. On the contrary, in [211], the fact that LFN variability should not follow a  $1/\sqrt{area}$ -dependence is proved due to the fact that LFN follows a log-normal distribution. Apart from the bias- and area-dependence of LFN variability, it is shown that it can also be affected by frequency [208, 218] and temperature [218].

## 5.3 A Charge-Based Compact Model for 1/f Noise Variability in MOSFETs

## 5.3.1 General Considerations

As stated before, the main goal of the present work was to propose a complete physics-based compact model of 1/f noise variability in all operating regions of the MOSFET. A charge-based model of flicker noise including  $\Delta N$  and  $\Delta \mu$  fluctuations has been described formerly [21, 22, 24, 33]. In this work, we apply the fundamental mathematical principles of statistics to the above charge-based model of  $\Delta N$  and  $\Delta \mu$  fluctuations. The resulting compact model provides new insight into bias-dependence of 1/f noise variability of MOSFETs. The model is shown to agree with measurements in n- and p-channel MOSFETs in all bias conditions, and results are in general agreement with known literature. The model for noise variability can easily be implemented in the charge-based EKV3 1/f noise compact MOSFET model [22, 24, 33].

## 5.3.2 Devices and Measurements



Figure 5.2: Relative power spectral density of drain current noise  $S_{ID}$  for n-channel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  at  $V_{DS} = 50 \,mV$  for (a)  $V_{GS} = 0.5 \,V$  around threshold and (b)  $V_{GS} = 1.8 \,V$  at strong inversion.



Figure 5.3: Relative power spectral density of drain current noise  $S_{ID}$  for n-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$  at  $V_{DS} = 1.2V$  for (a)  $V_{GS} = 0.5V$  around threshold and (b)  $V_{GS} = 1.8V$  at strong inversion.

On-wafer 1/f noise measurements were perofrmed on n- and p-channel devices in an experimental 180 nm CMOS process flow. The same process was used for the evaluation of the charge-based EKV3 1/f noise MOSFET compact model [22, 24, 33] in Section 3.4.8 and the measurements were also performed at our lab with the same set-up as in Section 3.4.7. Flicker noise spectra of 30 dies of NMOS and PMOS  $W/L = 5 \,\mu m/2 \,\mu m$  transistors were measured over one wafer. Both saturation and linear regimes with  $|V_{DS}| = 1.2 V$  and 50 mV, respectively are covered from weak to strong inversion with  $|V_{GS}| = 0.35, 0.4, 0.45, 0.5, 0.55, 0.6, 0.8, 1.2, 1.8V$ . Additionally, drain bias-dependence is analyzed, with  $|V_{DS}| = 0.05, 0.15, 0.3, 0.6, 1.2V$  at two gate voltage values,  $|V_{GS}| = 0.6, 1.2 V$ , to closely examine the bias-dependence of 1/f noise variability versus bias conditions. The measured frequency range was from  $2H_z$  up to  $2kH_z$ . Figures 5.2, 5.3 [28] show the measured spectra of W/L = $5 \mu m/2 \mu m$  transistors in different cases with a slope close to 1/f. Variability of 1/f noise is clearly seen to be maximized at low gate bias, and at high drain bias. Similar behavior can be observed in PMOS devices. In order to investigate the effect of deviation of drain current and transconductance on flicker noise, Figures 5.4, 5.5 are produced for the same device and the same operating conditions as in Figures 5.2, 5.3. In every case, little effect is observed and this enhances the theory that noise variability is mainly due to trap statistics [209].

As mentioned above, both area and bias dependence of our model is validated in [30]. In fact, data from an 140 nm CMOS process, for an N-channel MOSFET with geometry  $W/L = 8 \,\mu m/160 \,nm$  were taken from [211]. Operating conditions cover weak to strong inversion, with  $V_{GS} = 0.4, 0.5, 0.6, 0.8, 1, 1.4, 1.8 V$  at three drain voltages ( $V_{DS} = 0.1, 0.5, 1.8 V$ ), from linear to saturation. Additionally, standard

deviation values of natural logarithm of normalized output noise are available for different area values at three bias conditions, a) $V_{DS} = 0.1$ , V,  $V_{GS} = 0.8$ , V, b) $V_{DS} = 0.1$ , V,  $V_{GS} = 1.4$ , V, c) $V_{DS} = 1.8$ , V,  $V_{GS} = 1.4$ , V in order to study the geometrical scaling of deviation of LFN.



Figure 5.4: Variations of transconductance  $g_m$  (left) and drain current  $I_D$  (right) with normalized noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, for n-channel MOSFETs with  $W/L = 5 \ \mu m/2 \ \mu m$  at  $V_{DS} = 50 \ mV$  for (a)  $V_{GS} = 0.5 \ V$  around threshold and (b)  $V_{GS} = 1.8 \ V$  at strong inversion.



Figure 5.5: Variations of transconductance  $g_m$  (left) and drain current  $I_D$  (right) with normalized noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, for n-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$  at  $V_{DS} = 1.2 V$  for (a)  $V_{GS} = 0.5 V$  around threshold and (b)  $V_{GS} = 1.8 V$  at strong inversion.

## 5.3.3 Model Implementation for LV-MOSFETs

#### 5.3.3.1 Physical 1/f Noise Ln-Mean Value Model Extraction

As presented in detail in Sections 3.4.3, 3.4.4, the basic contributors to LFN are  $\Delta N$  and  $\Delta \mu$  effects and a charge-based model for the mean value of LFN covering these effects has been proposed [22, 24, 33].  $\Delta N$  and  $\Delta \mu$  contributors are being expressed with Equations 3.37, 3.41 while the total model through Equation 3.47 with series resistance effect being neglected in the present analysis. Before proceeding to the 1/f noise variability analysis, the mean value model should be extracted first for both 180 nm and 140 nm CMOS processes available in this work.

| Parameter | Units            | N5X2               | P5X2                | N8X016               |
|-----------|------------------|--------------------|---------------------|----------------------|
| $N_T$     | $eV^{-1}cm^{-3}$ | 3.10 <sup>16</sup> | $1.10^{17}$         | 6.5.10 <sup>17</sup> |
| $a_C$     | $VsC^{-1}$       | $7.10^{3}$         | 1.3.10 <sup>5</sup> | $2.10^{3}$           |
| $a_H$     | —                | $1.10^{-6}$        | $2.10^{-6}$         |                      |

Table 5.1: 1/f Noise model parameters for mean value of 180, 140nm CMOS nodes

## 180 nm CMOS Process

The model shows a good qualitative fit to the ln-mean data shown in Figures 5.6, 5.7, with extracted parameters as in Table 5.1 [28]. The extracted parameters listed in Table 5.1, are quite different than the ones in Table 3.1 despite the fact that they both refer to the same experimental 180 nm CMOS process flow. The main reason for this is that now the ln-mean of 30 measured samples is calculated while in the previous case a simple average of 3 samples was calculated. Furthermore, now the parameters in Table 5.1, are extracted for one single transistor  $(W/L = 5 \,\mu m/2 \,\mu m)$  while in Table 3.1, two transistors were taken into account  $(W/L = 5 \,\mu m/2 \,\mu m)$ ,  $W/L = 10 \,\mu m/180 \,nm$ . In Figure 5.6, the mean (expected) value  $E (WL * S_{ID}/I_D^2)$ , referred to  $1 \,Hz$ , versus  $I_D/(W/L)$  is shown in linear and saturation regions while in Figure 5.7, the same quantity is shown versus  $|V_D|$  at two  $|V_{GS}|$  values ( $|V_{GS}| = 1.2 V, 0.6 V$ ). Both NMOS and PMOS devices are shown in each case.

As it can be seen from Figure 5.6, the  $\Delta N$  effect determines noise level from moderate to strong inversion at high current, while correlated  $\Delta N - \Delta \mu$  noise is also apparent.  $\Delta \mu$  effect is dominant in subthreshold region and appears as an increase over the weak inversion plateau of  $WL * S_{ID}/I_D^2$ . As it will be shown in the statistical noise analysis that follows, these fundamental effects influence the 1/f noise statistics in an analogous way. In Figure 5.7, the modeled and the measured behavior concur qualitatively well, given that the model handles linear to saturation behavior without any parameter fitting. Average noise also shows error bars corresponding to normalized standard error.



Figure 5.6: Mean value of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, in linear and saturation region ( $|V_{DS}| = 50 \, mV$ , 1.2 V) vs. drain current  $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \, \mu m/2 \, \mu m$ . Markers: measured (ln-mean) data, lines: complete LFN model (Equation 3.47), dashed: individual contributions of number (Equation 3.37) and mobility (Equation 3.41) fluctuations.



Figure 5.7: Mean value of output noise  $WL * S_{ID}$ , referred to  $1 H_z$ , at  $|V_{GS}| = 1.2 V$ , 0.6 V, respectively, vs. drain voltage  $|V_D|$ , for a) n- and b) p-channel MOS-FETs with  $W/L = 5 \,\mu m/2 \,\mu m$ . Markers: measured (ln-mean) data (with error bars indicating standard error of the mean), lines: complete LFN model (Equation 3.47), dashed: individual contributions of number (Equation 3.37) and mobility (Equation 3.41) fluctuations.

## 140 nm CMOS Process

In Figure 5.8 [30], the mean (expected) value  $E(WL * S_{ID}/I_D^2)$ , referred to 1 Hz, versus  $I_D/(W/L)$  is shown at  $V_{DS} = 100 \text{ m}$ , 0.5 and 1.8V respectively. The model shows a good qualitative fit with extracted parameters as in last column of Table 5.1 [30]. Expected value reaches a plateau in weak inversion which is the same for all drain voltage levels. This is due to  $\Delta N$  effect while  $\Delta \mu$  effect, which would cause an increase of noise in subthreshold region, is negligible for the specific data. As the inversion layer gets higher, mean value noise decreases while increased drain voltage leads to increased noise.



Figure 5.8: Mean value of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, vs. drain current  $I_D/(W/L)$  for an N-channel MOSFETs with  $W/L = 8 \mu m/160 nm$  at  $V_{DS} = 100 m$ , 0.5 and 1.8V respectively. Markers: measured data, lines: model with  $\alpha \mu \cong 0.06$  depending on bias, dashed lines: model with  $\alpha \mu = 0$ .

## 5.3.3.2 Statistical 1/f Noise Model

The noise of a MOS transistor itself is in fact the standard deviation of drain current. In order to model correctly the variations of 1/f noise, the parameters that are sensitive to these variations must be identified. From the physical LFN noise model [22, 24, 33], it can be concluded that  $\Delta N$  and  $\Delta \mu$  effects contribute to flicker noise variability through variations of trap density  $N_T$  and of parameter  $a_H$  in Equations 3.37, 3.41 respectively. The procedure that will be followed for variance calculation, is to calculate the variance of total noise PSD for each of  $\Delta N$  and  $\Delta \mu$  effects. This must take place before integration along the channel as in Equation 3.30 since otherwise, each  $\Delta I_D$  caused by any fluctuation (e.g. a specific trap) would have the same effect which is not valid [211]. Local noise sources in our modeling approach [22] described in Section 3.4.1 are considered uncorrelated. The variance that will be included into the integral as shown below, represents the local deviation corresponding to an elementary slice  $\Delta \chi$  of the channel. Finally, by integrating from source to drain, the total variance is obtained by summing all the local contributions. According to basic statistics, we have:

$$Var(f(y)) = \left[\frac{\partial f}{\partial y}\right]^2 \sigma_y^2 \tag{5.1}$$

where  $\sigma_y$  is the standard deviation of y. The deviated parameters that are the number of traps  $N_{tr}$  which will be defined in the next section for  $\Delta N$  and  $a_H$  for  $\Delta \mu$  effect respectively.

#### Variance of 1/f Noise due to Carrier Number Fluctuation Effect

In this section, the variance of 1/f noise due to  $\Delta N$  effect is calculated. As mentioned before, the parameter that is deviated is the number of traps:

$$N_{tr} = WLN_t \tag{5.2}$$

[205, 206] which follows a Poisson distribution [208, 209] and hence  $\sigma_{N_{tr}}^2 = WLN_t$ . Volumetric oxide trap density  $N_T$  is connected with the trap density  $N_t$  through Equation 3.27. The normalized PSD  $WLf * S_{\delta I}/I_D^2$  of a local noise source due to  $\Delta N$  effect is calculated through Equations 3.25, 3.26, 3.27 and 5.2 as [28]:

$$WLf * \frac{S_{\delta I_n^2}}{I_D^2} \mid_{\Delta N} = \left(\frac{1}{q_i + 1/2} + \alpha \mu\right)^2 \frac{N_{tr}}{W\Delta \chi N_{SPEC}^2}$$
(5.3)

where  $N_{SPEC}$  is the specific carrier density in  $cm^{-2}$  defined in Section 3.4.3. According to Equation 3.10, the PSD of the total normalized noise current fluctuation  $WLf * S_{ID}/I_D^2$  due to  $\Delta N$  effect can be calculated similarly to Equation 3.30 by integrating Equation 5.3 along the channel. By changing integral variable as  $\xi = \chi/L$  and by using Equations 5.2, 5.3 we end up [28]:

$$WLf * \frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N} = \frac{1}{L^{2}} \int_{0}^{L} \Delta x WLf * \frac{S_{\delta I_{n}^{2}}}{I_{D}^{2}}|_{\Delta N} dx = \frac{1}{L^{2}} \int_{0}^{L} \left(\frac{1}{q_{i}+1/2} + \alpha \mu\right)^{2} \frac{N_{tr}}{WN_{SPEC}^{2}} dx = \frac{1}{LWN_{SPEC}^{2}} \int_{0}^{1} \left(\frac{1}{q_{i}+1/2} + \alpha \mu\right)^{2} N_{tr} d\xi$$
(5.4)

To calculate the variance of Equation 5.4 we have [28]:

$$Var\left(WLf * \frac{S_{I_D^2}}{I_D^2} |_{\Delta N}\right) = \left(\frac{1}{LWN_{SPEC}^2}\right)^2 Var \int_0^1 \left(\frac{1}{q_i + 1/2} + \alpha\mu\right)^2 N_{tr} d\xi = \left(\frac{1}{LWN_{SPEC}^2}\right)^2 \int_0^1 Var \left[\left(\frac{1}{q_i + 1/2} + \alpha\mu\right)^2 N_{tr}\right] d\xi$$
(5.5)

where we have used  $Var(\alpha x) = \alpha^2 Var(x)$ . The variance in Equation 5.5 now appears within the integral since local noise sources are considered uncorrelated and thus  $(Var(\Sigma x_i) = \Sigma (Var(x_i)))$  where  $x_i$  is the local noise source. To calculate variance due to number of traps, the partial derivative of the integrand of Equation 5.5 with respect to number of traps  $N_{tr}$  should be calculated [28]:

$$Var\left[\left(\frac{1}{q_{i}+1/2}+\alpha\mu\right)^{2}N_{tr}\right] = \left[\frac{\vartheta\left(\left(\frac{1}{q_{i}+1/2}+\alpha\mu\right)^{2}N_{tr}\right)}{\vartheta\left(N_{tr}\right)}\right]^{2}\sigma_{N_{tr}}^{2} = \left(\frac{1}{q_{i}+1/2}+\alpha\mu\right)^{4}WLN_{t}$$
(5.6)

By substituting Equation 5.6 into Equation 5.5 and by changing the integration variable  $d\xi$  to  $dq_i$  according to  $dq_i/d_{\xi} = -i_d/(2q_i+1)$  as in Equation 3.31, we can calculate the total variance due to  $\Delta N$  effect as [28]:

$$Var\left(WLf * \frac{S_{I_{D}^{2}}}{I_{D}^{2}}|_{\Delta N}\right) = \left(\frac{1}{LWN_{SPEC}^{2}}\right)^{2} WLN_{t} \frac{2}{i_{d}} \int_{q_{d}}^{q_{s}} \left(\frac{1}{q_{i}+1/2} + \alpha\mu\right)^{4} (q_{i}+1/2) dq_{i} = (5.7)$$

$$\frac{N_{t}}{N_{SPEC}^{4}WL} \left(\frac{\frac{1}{(q_{s}+0.5)^{2}(q_{d}+0.5)^{2}} + (\alpha\mu)^{4} + \frac{8(\alpha\mu)^{3}}{1+q_{s}+q_{d}} + \frac{12(\alpha\mu)^{2}}{i_{d}}ln\left(\frac{1+2q_{s}}{1+2q_{d}}\right) + \frac{8(\alpha\mu)}{(q_{s}+0.5)(q_{d}+0.5)(1+q_{s}+q_{d})}\right)$$

where the charge-based expression in the last parenthesis can be renamed as  $\Lambda_D \mid_{\Delta N}$ .

#### Variance of 1/f Noise due to Mobility Fluctuation Effect

In the following, the variance due to  $\Delta \mu$  effect because of fluctuation of  $\alpha_{\rm H}$  parameter is calculated. The normalized noise PSD  $WLf * S_{\delta I}/I_D^2$  of a local noise source due

to  $\Delta\mu$  effect is calculated through Equation 3.39 as [28]:

$$WLf * \frac{S_{\delta I_n^2}}{I_D^2} |_{\Delta \mu} = \frac{1}{q_i} \frac{\alpha_H WL}{W \Delta \chi N_{SPEC}}$$
(5.8)

According to Equation 3.10 and by integrating Equation 5.8 along the channel after changing integral variable as  $\xi = \chi/L$ , the PSD of the total normalized noise current fluctuation  $WLf * S_{ID}/I_D^2$  due to  $\Delta \mu$  effect can be calculated as [28]:

$$WLf * \frac{S_{I_D^2}}{I_D^2} |_{\Delta\mu} = \frac{1}{L^2} \int_0^L \Delta x WLf * \frac{S_{\delta I_n^2}}{I_D^2} |_{\Delta\mu} dx =$$

$$\frac{1}{L^2} \int_0^L \frac{1}{q_i} \frac{\alpha_H WL}{WN_{SPEC}} dx =$$

$$\frac{1}{N_{SPEC}} \int_0^1 \frac{1}{q_i} \alpha_H d\xi$$
(5.9)

To calculate the variance of Equation 5.9 we have [28]:

$$Var\left(WLf * \frac{S_{I_{D}^{2}}}{I_{D}^{2}} |_{\Delta\mu}\right) =$$

$$\left(\frac{1}{N_{SPEC}}\right)^{2} \int_{0}^{1} Var\left[\frac{1}{q_{i}}\alpha_{H}\right] d\xi$$
(5.10)

The variance of the quantity  $\left[\frac{1}{q_i}\alpha_H\right]$  can be calculated by using Equation 5.1 [28]:

$$Var\left[\frac{1}{q_{i}}\alpha_{H}\right] = \left[\frac{\vartheta\left(\frac{1}{q_{i}}\alpha_{H}\right)}{\vartheta\left(\alpha_{H}\right)}\right]^{2}\sigma_{a_{H}}^{2} = \left(\frac{1}{q_{i}}\right)^{2}\sigma_{a_{H}}^{2}$$

$$(5.11)$$

By substituting Equation 5.11 into Equation 5.10 and by changing the integral variable  $d\xi$  to  $dq_i$  according  $dq_i/d_{\xi} = -i_d/(2q_i+1)$ , we can calculate the total variance due to  $\Delta \mu$  effect as [28]:

$$Var\left(WLf * \frac{S_{I_{D}^{2}}}{I_{D}^{2}} |_{\Delta\mu}\right) =$$

$$\frac{\alpha_{H}}{WLN_{SPEC}^{3}} \frac{1}{i_{d}} \int_{q_{d}}^{q_{s}} \left(\frac{2}{q_{i}} + \frac{1}{q_{i}^{2}}\right) dq_{i} =$$

$$\frac{\alpha_{H}}{WLN_{t}N_{SPEC}^{3}} \frac{1}{i_{d}} \left(2ln\left(\frac{q_{s}}{q_{d}}\right) + \frac{q_{s} - q_{d}}{q_{d}q_{d}}\right)$$
(5.12)
No information is a priori available on the standard deviation of  $\alpha_{\rm H}$  parameter. We can assume here that  $\sigma_{\alpha_{\rm H}}^2 = \alpha_{\rm H}/(WLN_{SPEC})$ , so that  $\Delta N$  and  $\Delta \mu$  effects will have similar geometrical scaling.

#### **Total Variance of 1/f Noise in MOSFETs**

To calculate the total variance of 1/f noise, contributions to variance from  $\Delta N$  and  $\Delta \mu$  effects should be added since if *X*, *Y* are uncorrelated and Z = X + Y then Var(Z) = Var(X) + Var(Y). In the mean value model, total 1/f noise is calculated by adding the contributions of  $\Delta N$  and  $\Delta \mu$  effects (Equation 3.47). Thus, total variance of 1/f noise can be calculated by adding Equations 5.7, 5.12 as [28]:

$$Var\left(WLf * \frac{S_{I_D^2}}{I_D^2}\right) = Var\left(WLf * \frac{S_{I_D^2}}{I_D^2} \mid_{\Delta N}\right) + Var\left(WLf * \frac{S_{I_D^2}}{I_D^2} \mid_{\Delta \mu}\right)$$
(5.13)

Equations 5.7, 5.12 and 5.13 describe the new statistical charge-based 1/f noise compact model [28]. The new model provides an explicit and truly compact formulation of bias-dependent 1/f noise variability, formulated as a function of inversion charge densities at source and drain,  $q_s$  and  $q_d$ . The parameters of the physical model presented in Table 5.1 ( $N_T$ ,  $\alpha_C$ ,  $\alpha_H$ ), can be used in the statistical model. However, to allow for some flexibility in the statistical model, the following parameters are defined:

$$E_{NT} \approx N_{TS}/N_T$$

$$E_{\alpha C} \approx \alpha_{CS}/\alpha_C$$

$$E_{\alpha H} \approx \alpha_{HS}/\alpha_H$$
(5.14)

where  $N_{TS}$ ,  $\alpha_{CS}$ ,  $\alpha_{HS}$  can be used in Equations 5.7 and 5.12.

# Standard Deviation of $\sigma \left( ln \left( WL * S_{I_D^2} / I_D^2 \right) \right)$ due to Carrier Number Fluctuation Effect

As mentioned before, 1/f noise data follow a lognormal distribution as it can be seen in Figure 5.1. Thus the basic properties of this distribution can be used [30, 211]:

$$\sigma\left(ln\left(\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta N}*WLf\right)\right) = \sqrt{ln\left(1 + \frac{Var\left(WLf*\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta N}\right)}{E\left(WLf*\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta N}\right)}\right)}$$
(5.15)

where for the purpose of this Thesis we focus on the standard deviation of the natural logarithm of normalized output noise due to  $\Delta N$  effect. Variance is given by Equation

5.7 while expected value can be calculated by Equations 3.27, 3.37 as:

$$E\left(WLf * \frac{S_{l_D^2}}{l_D^2} \mid_{\Delta N}\right) = \frac{4N_t}{N_{SPEC}^2} K_D \mid_{\Delta N}$$
(5.16)

and thus Equation 5.15 becomes:

$$\sigma\left(ln\left(\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta N}*WLf\right)\right) = \sqrt{ln\left(1 + \frac{E_{NT}}{16WLN_{t}}\frac{\Lambda_{D}\mid_{\Delta N}}{K_{D}\mid_{\Delta N}}\right)}$$
(5.17)

if we take into consideration Equation 5.14. The ratio of variance divided by the squared expected value in Equations 5.15, 5.17 is called normalized variance and is of great importance as it will be proved later on.

#### 5.3.3.3 Results

The proposed model for 1/f noise variability will be validated both with data measured at our lab from an 180 nm CMOS process and with data taken from bibliography from an 140 nm CMOS process [211]. In the case of 180 nm, both  $\Delta N$  and  $\Delta \mu$  effects seem to be significant as it is shown in Figures 5.6, 5.7 while in 140 nm,  $\Delta \mu$  effect is negligible as is illustrated in Figure 5.8. Furthermore, in 140 nm CMOS process, the scaling of the model over different-sized transistors is examined. The parameters of the statistical model,  $E_{NT}$ ,  $E_{\alpha C}$  and  $E_{\alpha H}$ , shown in Table 5.2 [28, 30], are obtained by fitting Equation 5.13 to measured variance. Bias-dependency of LFN is very interesting. As it will be shown below,  $\Delta N$  and  $\Delta \mu$  effects will determine variance in the region where each effect is dominant in the LFN model. Thus  $\Delta N$  will affect 1/f noise variance mostly in moderate and strong inversion while  $\Delta \mu$  in subthreshold region.

| Parameter | N5X2 | P5X2 | N8X016 |
|-----------|------|------|--------|
| $E_{NT}$  | 1    | 4    | 6.1    |
| $E_{aC}$  | 0.3  | 0.25 | 0.1    |
| $E_{aH}$  | 0.1  | 0.1  | -      |

| Table 5.2: 1/f Noise variability | model para | meters of 180 <i>n</i> | n, 140 nm | CMOS r | nodes |
|----------------------------------|------------|------------------------|-----------|--------|-------|
|----------------------------------|------------|------------------------|-----------|--------|-------|

#### 180 nm CMOS Process

The bias-dependence of the proposed model (Equation 5.13) is analyzed in Figures 5.9, 5.10 [28], for the same data for which the ln-mean data have been shown in Figures 5.6, 5.7. In Figure 5.9, the variance of normalized output noise at  $1 Hz - Var(WL * S_{ID}/I_D^2)$  – is shown versus drain current for both NMOS and PMOS  $W/L = 5 \,\mu m/2 \,\mu m$  transistors in linear and saturation regimes. It is clear from our

data that, for both low and high  $V_{DS}$ , variance is minimum in strong inversion and it becomes maximum in weak inversion, following a trend bearing similarity with In-mean 1/f noise trend in Figure 5.6. In addition, in saturation region, variance is higher in comparison to linear region for every drain current value [207, 208, 211]. The complete model follows the data qualitatively well and with an appreciable consistency. Dashed lines representing the different noise deviation contributors provide interesting insight. The  $\Delta N$  effect is seen to be dominant in moderate to strong inversion. In weak inversion, the deviation due to  $\Delta N$  effect in linear mode and saturation coincides. Furthermore, as the inversion level increases, the correlated number and mobility fluctuation ( $\alpha\mu$  product) – most clearly apparent in PMOS – is seen to contribute to statistical 1/f noise variance. This has been mentioned in [207, 208, 209], however, no physics-based compact model had been proposed. Detailed data are shown for both linear and saturation regimes in weak inversion. The increased deviation under high  $V_{DS}$  conditions in comparison to linear region is well modeled through the mobility fluctuation ( $\Delta \mu$ ) effect. The  $ln(q_s/q_d)$  term in Equation 5.12 is dominant in weak inversion and leads to higher variation in saturation, where  $(q_s/q_d)$  becomes very large. Conversely, in linear region,  $q_d$  is comparable to  $q_s$ . In Figure 5.10, variance of flicker noise is shown versus drain voltage for both NMOS and PMOS devices at two gate voltage values; one near threshold voltage and one at strong inversion region ( $|V_{GS}| = 1.2V, 0.6V$ ), corresponding to Figure 5.7. The model again shows qualitatively good results.



Figure 5.9: Variance of output noise  $WL * S_{ID}/I_D^2$ , referred to  $1 H_z$ , in linear and saturation region ( $|V_{DS}| = 50 \text{ mV}, 1.2 \text{ V}$ ) vs. drain current  $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$ . Markers: measured, lines: complete model (Equation 5.13), dashed: individual contributions of number (Equation 5.7) and mobility (Equation 5.12) fluctuations.



Figure 5.10: Variance of output noise  $WL * S_{ID}/l_D^2$ , referred to 1 Hz, at  $|V_{GS}| = 1.2 V$ , 0.6 V, respectively, vs. drain voltage  $|V_D|$ , for a) n- and b) p-channel MOS-FETs with  $W/L = 5 \mu m/2 \mu m$ . Markers: measured, lines: complete model (Equation 5.13), dashed: individual contributions of number (Equation 5.7) and mobility (Equation 5.12) fluctuations.

Some interesting observations can be made by examining the normalized variance of output noise,  $Var\left(WLS_{I_D^2}/I_D^2\right)/E\left(WLS_{I_D^2}/I_D^2\right)$  as shown in Figures 5.11, 5.12. As noted in Section 5.3.3.2, the number of traps  $N_{tr} = WLN_t$  is supposed to follow a Poisson distribution and hence  $Var(N_{tr}) = WLkTN_T$ . In weak or moderate inversion (in absence of  $\Delta \mu$  effect, supposing  $\alpha \mu \approx 0$ ), we find that normalized variance  $Var\left(WLS_{I_D^2}/I_D^2\right)/E\left(WLS_{I_D^2}/I_D^2\right) = 1/WLN_t$ . This quantity is indicated in Figure 5.11. For the NMOS case, this observation is reasonably well confirmed, if we ignore the incidence of  $\Delta \mu$  effect. Hence, this indicates that the above reasoning is correct and supports the Poisson distribution of number of traps  $N_{tr}$ . For PMOS, the  $E_{NT}$  parameter differs from unity; the normalized variance is  $Var\left(WLS_{I_D^2}/I_D^2\right)/E\left(WLS_{I_D^2}/I_D^2\right) = E_{NT}/WLN_t$ , illustrating the usefulness of introducing some flexibility in the statistical model. Accordingly, in the PMOS case, the assumption of Poisson distributed  $N_{tr}$  is less well supported [28]. The latter expression is confirmed by Equation 5.17 since  $\Lambda_D |_{\Delta N} / (16 * K_D |_{\Delta N})$  equals to unity in weak and early moderate inversion [30]. Interestingly, the  $\Delta N(\alpha \mu = 0)$  model in linear mode is shown to be practically independent of drain current (hence  $V_G$ ) from weak to strong inversion. In strong inversion saturation, the  $\Delta N(\alpha \mu = 0)$  shows increased normalized variance with respect to weak-moderate inversion. In either case, the non-zero  $\alpha\mu$  product is responsible for the drop of normalized variance in strong inversion.



Figure 5.11: Normalized variance of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, in linear and saturation region ( $|V_{DS}| = 50 \text{ mV}$ , 1.2 V) vs. drain current  $I_D/(W/L)$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$ . Markers: measured, lines: complete model (Equation 5.13), dashed: individual contributions of number (Equation 5.7) and mobility (Equation 5.12) fluctuations.



Figure 5.12: Normalized variance of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, at  $|V_{GS}| = 1.2 V, 0.6 V$ , respectively, vs. drain voltage  $|V_D|$ , for a) n- and b) p-channel MOSFETs with  $W/L = 5 \mu m/2 \mu m$ . Markers: measured, lines: complete model (Equation 5.13), dashed: individual contributions of number (Equation 5.7) and mobility (Equation 5.12) fluctuations.

Generally speaking, the noise measurements are very sensitive, particularly in weak inversion [210]. As a consequence the handling of statistical noise quantities is

very sensitive, particularly so the normalized variance of noise, but even for variance and average noise. Based on the log-normal distribution of noise [30, 211, 213, 214, 215, 216], In-mean data is shown for average noise while variance is calculated from  $\sigma \left( ln \left( WL * S_{I_D^2} / I_D^2 \right) \right)$  and normalized variance is obtained inverting the Equation 5.15 [30, 211].

Figure 5.13 [28] presents the detailed data of measured normalized flicker noise  $WL * S_{ID}/I_D^2$  at 1 Hz versus normalized drain current, for NMOS and PMOS transistors with  $W/L = 5 \,\mu m/2 \,\mu m$  with  $|V_{DS}|$  equal to 1.2 V and 50 mV. The model is shown to represent well the mean value of noise as well as its standard deviation  $\sigma \left(WL * S_{ID}/I_D^2\right)$ . In each case, the markers represent the measured noise values for all devices on the wafer, while lines represent statistical (average) noise model integrated in the EKV3 charge-based compact model, extracted from the ln-averaged noise data. The dashed red and green lines represent the  $\pm 2\sigma$  standard deviation as extracted by the model (Equation 5.13) proposed in the present work, and give a reasonable estimate of the respective data spread (markers). This representation confirms the consistency among physical and statistical charge-based 1/f noise models.



Figure 5.13: Output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, vs. drain current  $I_D/(W/L)$ , measured for a) N-channel and b) P-channel devices with geometry  $W/L = 5 \mu m/2 \mu m$  in linear region at  $|V_{DS}| = 50 mV$  (left subplot) and saturation region at  $|V_{DS}| = 1.2 V$  (right subplot). Measured noise: crosses. Measured ln-mean noise,  $\pm 2$ -sigma deviation: open markers. EKV3 model: average noise (lines),  $\pm 2$ -sigma deviation (dashed).

Finally, Figure 5.14 illustrates the geometrical scaling inherent in the present statistical LFN model. Either  $\Delta N$  and  $\Delta \mu$  effects show a scaling of variance vs. area  $Var(WL * S_{ID}/I_D^2) \sim (WL)^{-1}$ - or equivalently, a scaling of standard deviation vs. area  $\sigma (WL * S_{ID}/I_D^2) \sim (WL)^{-1/2}$ , as is observed e.g. in [208] for smaller area de-

vices. The same applies for normalized variance  $Var(WL * S_{ID}/I_D^2)/E(WL * S_{ID}/I_D^2) \sim (WL)^{-1}$  [212].



Figure 5.14: Variance (a) and normalized variance (b) of normalized output noise vs. area in linear mode, showing the same 1/(WL) scaling trends for variability due to  $\Delta N$  and  $\Delta \mu$  variations. At  $V_{GS} = 1.2 V$ ,  $\Delta N$  effect dominates, while  $\Delta \mu$  effect dominates at  $V_{GS} = 0.4 V$ . Lines: entire model ( $\Delta N + \Delta \mu$ ), dashed:  $\Delta N$  contribution. dotted:  $\Delta \mu$  contribution, markers: measured data of  $W/L = 5 \,\mu m/2 \,\mu m$  NMOS device.

#### 140 nm CMOS Process

The bias-dependence of the proposed model (Equation 5.13) is also confirmed for an NMOS short channel device with  $W/L = 8 \mu m/160 nm$  from an 140 nm CMOS process [211]. The variance, as well as the standard deviation of the natural logarithm of normalized output noise referred to  $1 H_z$ , are shown versus drain current in Figure 5.15 [30], for the same data for which the mean data have been shown in Figure 5.8. The model shows a good qualitative fit to the variability data with extracted parameters as in Table 5.2. As in 180 nm case, variance behaves similarly to mean-value as far as  $\Delta N$  effect is concerned since  $\Delta \mu$  effect is negligible here. As far as standard deviation of logarithm of noise is concerned, it has a similar behavior with normalized variance for the 180 nm CMOS process as it is shown in Figure 5.11. This is reasonable due to Equation 5.15 which connects these two quantities. The effect of  $\alpha \mu$  product is confirmed in this process also since the standard deviation of natural logarithm of noise a high sensitivity to it.



Figure 5.15: a) Variance and b) standard deviation of the natural logarithm of of output noise  $WL * S_{ID}/I_D^2$ , referred to 1 Hz, vs. drain current  $I_D/(W/L)$  for an N-channel MOSFETs with  $W/L = 8 \mu m/160 nm$  at  $V_{DS} = 100 m$ , 0.5 and 1.8V respectively. Markers: measured data, lines: model with  $\alpha \mu \approx 0.06$  depending on bias, dashed lines: model with  $\alpha \mu = 0$ .



Figure 5.16: Normalized standard deviation of LFN for NMOS devices vs. area at different bias conditions. Open markers: measured data of 140 nm CMOS, lines: model. The dotted line indicates  $1/\sqrt{WL}$  scaling.

In order to confirm the geometrical scaling of the model with gate are, Figure 5.16 shows data from 140 nm CMOS process [211] for NMOS devices. In this graph, data is plotted versus area at various bias points including linear and saturation regions as well as moderate and strong inversion. The same parameters are used as in Figure 5.15. The consistency of area scaling of the variability model is expected due to the adoption of lognormal statistics of LFN variability as in

[30, 211]. It is clear that the model follows the scaling properties of [211], namely  $\sigma ln(S_{ID}) \sim \sqrt{ln[1+K/(WL)]}$  resulting in  $\sigma ln(S_{ID}) \sim 1/\sqrt{WL}$  for large area devices.

### 5.3.4 Model Implementation for HV-MOSFETs



Figure 5.17: Variance of output noise  $WL * S_{ID}/I_D^2$ , referred to  $1 H_z$ , in linear and saturation region ( $V_{DS} = -50 \text{ mV}, -3 \text{ V}$ ) vs. drain current  $I_D/(W/L)$ , for a P50 HV-MOSFET with  $W/L = 40 \mu m/1 \mu m$ . Lines: complete model (Equation 5.20), dashed: individual contributions of number (Equation 5.18) and mobility (Equation 5.19) fluctuations.

As it was shown in Chapter 4, 1/f noise in HV-MOSFETs is mostly generated by the channel part while noise from drift region becomes significant under specific circumstances such as low drain voltage and long channel length. The channel part of a HV device is quite similar with a conventional LV-MOS transistor and thus carrier number fluctuation as well as mobility fluctuation effects that are the main 1/f noise generators in LV-MOSFETs, also prevail in the channel part of the HV device. Equations 4.2, 4.4, which describe  $\Delta N$  and  $\Delta \mu$  effects in LV part of HV-MOSFETs respectively [27], are equivalent with Equations 3.38, 3.41 which refer to the LV 1/f noise model [24, 33] with just replacing normalized drain charge  $q_d$  with normalized K-point charge  $q_k$ . Since the fundamental principles of 1/f noise generation are the same in the channel part of both LV and HV devices, we can assume that the physicsbased model for the variability of 1/f noise in MOSFETs presented above [28] can be applied to HV-MOSFETs as well. Unfortunately, this modeling approach can not be validated here with data since no sufficient sample of measurements is available in LDMOS devices under test.

Nevertheless, Equations 5.7, 5.12 and 5.13, referring to LV-MOSFETs can also be used for HV-MOSFETs with  $q_k$  replacing  $q_d$  as the "inner" drain of the LV part

of the HV device. Thus for  $\Delta N$  effect we can assume:

$$Var\left(WLf * \frac{S_{f_{D}^{2}}}{I_{D}^{2}} |_{\Delta N_{LV}}\right) = \left(\frac{1}{LWN_{SPEC}^{2}}\right)^{2} WLN_{t} \frac{2}{i_{d}} \int_{q_{k}}^{q_{s}} \left(\frac{1}{q_{i}+1/2} + \alpha\mu\right)^{4} (q_{i}+1/2) dq_{i} = (5.18)$$

$$\frac{N_{t}}{N_{SPEC}^{4}WL} \left(\frac{\frac{1}{(q_{s}+0.5)^{2} + (q_{k}+0.5)^{2}} + (\alpha\mu)^{4} + \frac{8(\alpha\mu)^{3}}{1+q_{s}+q_{k}} + \frac{12(\alpha\mu)^{2}}{i_{d}} ln\left(\frac{1+2q_{s}}{1+2q_{k}}\right) + \frac{8(\alpha\mu)}{(q_{s}+0.5)(q_{k}+0.5)(1+q_{s}+q_{k})}\right)$$

and for  $\Delta \mu$  effect:

$$Var\left(WLf * \frac{S_{I_D^2}}{I_D^2} |_{\Delta\mu_{LV}}\right) = \frac{\alpha_H^2}{WLN_t N_{SPEC}^2} \frac{1}{i_d} \int_{q_k}^{q_s} \left(\frac{2}{q_i} + \frac{1}{q_i^2}\right) dq_i = \frac{\alpha_H^2}{WLN_t N_{SPEC}^2} \frac{1}{i_d} \left(2ln\left(\frac{q_s}{q_k}\right) + \frac{q_s - q_d}{q_s q_k}\right)$$
(5.19)

while the total variance can be calculated as:

$$Var\left(WLf*\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\right) = Var\left(WLf*\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta N_{LV}}\right) + Var\left(WLf*\frac{S_{I_{D}^{2}}}{I_{D}^{2}}\mid_{\Delta \mu_{LV}}\right) \quad (5.20)$$

Statistical 1/f noise parameters similar to Equation 5.14, can also be used for the 1/fnoise variability model for HV-MOSFETs. In Figure 5.17, the variance of 1/f noise in a P50 short device, with  $W = 40 \,\mu m$ ,  $L = 1 \,\mu m$ , is shown versus normalized drain current for linear and saturation regions ( $V_{DS} = -50 \, mV, -3 V$ ). 1/f noise parameters from Table 4.2 were used for the mean value model while for the variability model, the 1/f noise statistical parameters of the PMOS device from Table 5.2 were used and the specific device was chosen since both  $\Delta N$  and  $\Delta \mu$  effects seem to be active. In accordance to LV-MOSFETs (Figure 5.9), the same conclusions can be drawn for this HV device as far as 1/f noise statistics are concerned. Thus, 1/f noise variability increases in weak inversion due to  $\Delta \mu$  effect while noise variability from moderate to strong inversion is dominated by the  $\Delta N$  effect. Furthermore, as the inversion level increases, the correlated number and mobility fluctuation ( $\alpha\mu$  product) is seen to contribute to statistical 1/f noise. Furthermore, 1/f noise variability is higher in saturation than linear regime at all levels of inversion. This is covered by  $\Delta N$  effect in moderate to strong inversion but in weak inversion, deviation due to  $\Delta N$  effect seems to coincide. It is  $\Delta \mu$  effect that seems to explain the increased variability in saturation region in weak inversion.

## 5.4 Conclusions

This chapter of our Thesis investigates in detail the bias-dependence of 1/f noise variability in large-area, standard bulk MOSFETs. An analytical statistical compact model is developed, based on number and mobility fluctuation mechanisms  $\Delta N$  and  $\Delta \mu$ , where the flicker noise variability is obtained from the variability of trap density  $N_T$  and Hooge parameter  $\alpha_H$ , respectively. Variability affecting current, transconductance (via the inversion charge densities at source and drain) is naturally reflected also in the noise model, however, the total noise variability is mainly due to variability of number of traps and mobility fluctuations, which are essentially uncorrelated with the former. The resulting compact model allows for the first time to cover the observed variability of 1/f noise over all bias conditions, from weak to strong inversion, as well as from linear to saturation regions. Data measured at our lab are from an experimental 180 nm CMOS process on n- and p-channel devices while data are also taken from bibliography from an 140 nm CMOS process [211].  $\Delta N$  and  $\Delta \mu$ effects affect 1/f noise statistics in a consistent and similar way they affect 1/f noise In-mean value.  $\Delta N$  effect is responsible for noise variance behavior in moderate and strong inversion, while  $\Delta \mu$  effect (if present) may dominate in weak inversion. This work leads to a consistent model of variance of 1/f noise , containing both  $\Delta N$  (including correlated  $\Delta N - \Delta \mu$  noise) and  $\Delta \mu$  components. The noise variability model is highly consistent with the noise model at all bias conditions. Its parameters can actually be estimated from the parameters of the noise model itself, and may be further refined based on measured data. The bias-dependence of the statistical 1/f noise model has been validated for both gate and drain bias dependence [28, 30]. The geometrical scaling of the statistical noise model is also validated [30] and proved to be consistent with [211]. Finally and due to strong similarity of LV MOSFETs with the LV part of HV-MOSFETs, the developed 1/f noise variability model can be applied to HV-MOSFETs by just replacing normalized drain charge  $q_d$  with normalized Kpoint charge  $q_k$ . Unfortunately, not enough data were available in order the model to be validated in such power devices.

## Chapter 6

# Conclusions

The fundamental original contributions of this Thesis are presented in this conclusive chapter. Low frequency noise is very crucial in modern analog and RF design which makes the need of reliable compact models very important. Charge-based compact modeling of both mean value of 1/f noise in HV MOSFETs presented in Chapter 4, and variability of 1/f noise in moderately-sized MOSFETs in Chapter 5, constitutes a state-of the art situation since no physics-based compact models were available until now to the best of our knowledge. An attempt to model the statistics of 1/f noise in HV-MOSFETs is also presented based on the similarity of the channel part of a HV-MOSFET with an LV-MOSFET, but no sufficient data are available to validate this effort.

Before addressing the innovative issues of this work in Chapters 4, 5 mentioned above, an explicit analysis of 1/f noise physics in MOSFETs is presented in Chapter 3. It is proven throughout our research, that the main phenomena that generate LFN in MOSFETs such as carrier number fluctuation, mobility fluctuation and series resistance effects, are responsible for creation of LFN in HV-MOSFETs and are also connected with LFN variability. A new charge-based 1/f noise compact model is addressed in Chapter 3 [24, 33] describing the above effects which is of great importance since it will be the basis for the rest of the modeling work in this Thesis. This model was successfully validated at two different experimental CMOS processes at 180 nm, 90 nm.

In Chapter 4, a new complete 1/f noise compact model for LDMOS transistors is proposed and validated for the first time [27, 34, 35] as the few modeling approaches available until now do not establish a compact solution. Until recently, LV part of the HV-MOSFETs was considered to be the only source generating LFN and as a result LV 1/f noise models were used for these devices. Recent research has revealed additional 1/f noise sources in the extension of gate oxide in the drift region of an LDMOS device which were unexplored until now mainly because of lack of adequate 1/f noise measurement set up under high-voltage conditions. In

the context of this Thesis, the 1/f noise of an LDMOS transistor was measured and characterized for a 350 nm HV-MOS process provided by AMS. For the purpose of this characterization, a new measurement set-up was provided by AdMOS permiting 1/f noise measurements up to 200V and this was an important breakthrough for the accomplishment of our research. The next step would be to explore and locate all the 1/f noise sources both in channel part and drift region of the LDMOS transistor. In the channel part which is similar with a conventional LV-MOSFET, flicker noise is caused by the same effects as in standard MOSFETs such as carrier number fluctuation due to trapping/detrapping mechanism in the oxide interface, mobility fluctuation effect and series resistance effect. A similar trapping/detrapping mechanism in the extension of the gate oxide which overlaps with drift region can create an additional 1/f noise source in the HV part of the device. Flicker noise which is generated by this carrier number fluctuation effect, becomes significant and comparable to noise arising from the channel in linear region and strong inversion of long channel transistors. Furthermore, the quasi-saturation effect which is a characteristic effect taking place only in HV-MOSFETs also affects flicker noise.

All the above effects are successfully included into the new complete chargebased 1/f noise compact model for LDMOSFETs [27] and the validation of the model gives outstanding results over all possible operating conditions from weak to strong inversion, for linear and saturation modes and for a lot of different device geometries [34]. In more detail, when 1/f noise is shown versus drain bias, the effect of the drift region on it under linear regime and strong inversion of long devices can be spotted very clearly. In fact,  $S_{ID}$  ressembles an output characteristic while  $S_{VG}$  remains constant when drift region contribution is de-activated and starts to increase when it becomes active. Furthermore, quasi-saturation and self-heating effect are also clearer when 1/f noise is shown versus drain voltage.

The next accomplishment of our work presented in Chapter 4, is the proposal of an accurate 1/f noise parameter extraction methodology for LDMOSFETs, something that is also implemented for the first time [35]. A simpler methodology was firstly proposed [199] focusing mainly on the LV part of the transistor while the most comrehensive one followed [35]. In the latter, a wide bias and geometry data range was used and as a result each 1/f noise parameter is extracted from the operating region that is dominant. The usage of the values of the extracted parameters to the new 1/f noise model gives excellent results.

1/f noise variability modeling is considered of equal importance with the mean value 1/f noise models in MOSFETs. In fact, there is a strong relation between the effects that are responsible for creating 1/f noise such as carrier number fluctuation and mobility fluctuation, and the statistical behavior of flicker noise. A more important and useful observation is that each effect affects 1/f noise variability under the conditions where it is dominant. All the above are analyzed in Chapter 5 while a new charge-based compact model for LFN variability in moderately-sized MOSFETs is proposed for first time [28], [30].

In more detail, the bias-dependence of 1/f noise variability is investigated for both n- and p-channel MOSFETs with  $W/L = 5 \,\mu m/2 \,\mu m$  from an 180 nm CMOS process with data measured at our lab. Furthermore, data taken from bibliography from an 140 nm CMOS process [211], is also used for the validation of the model. More specifically, the bias-dependence of 1/f noise variability is investigated for an N-channel MOSFET with geometry  $W/L = 8 \,\mu m/160 \,nm$  while area-dependence is also studied since standard deviation values of natural logarithm of normalized output noise for different area values at three bias conditions are also taken from [211]. The proposed compact 1/f noise variability model covers all the operating conditions, from subthreshold to higher current region as well as linear and saturation modes for the first time while it also provides an excellent geometrical scaling behavior. The model is developed, based on carrier number fluctuation and mobility fluctuation effects where the 1/f noise variability is caused by the deviation of trap density  $N_T$  and Hooge parameter  $\alpha_H$  respectively. The most important experimental conclusion that is also covered by the model in a perfect way, is that carrier number fluctuation and mobility fluctuation phenomena affect 1/f noise statistical behavior in a similar way they affect the mean value of noise.  $\Delta N$  effect is responsible for the behavior of 1/f noise variability in moderate and strong inversion while  $\Delta \mu$  is dominant in weak inversion. The new 1/f noise variability model gives excellent results while it is highly consistent with the mean value model over all operating regions.

# Appendix A

# **Empirical Model for Low Frequency Noise Variability in Moderately Sized MOSFETs**

In this Appendix, an empirical model for the gate voltage dependecne of 1/f noise variations in moderately-sized transistors and saturation region is proposed [29]. We show that the gate voltage dependence may be related to transconductance-to-current ratio  $g_m/I_D$ . Extensive measurements of low frequency noise variability in an experimental 180 *nm* CMOS confirm the newly proposed model.

### A.1 Introduction

As explained in detail in Chapter 5, in smaller-sized devices, noise fluctuations are area dominated. In moderate- to large-sized transistors (*Area*  $\gg 1\mu m^2$ ), normalized noise fluctuations are roughly independent of area, but show a distinct degradation towards weak inversion (subthreshold). Althoug a new charge-based 1/f noise variability compact model was recently proposed [28] and presented in Chapter 5, this empirical formulation described here might be quite useful from design point of view since it relates bias-dependence of flicker noise variability with the very important  $g_m/I_D$  ratio. In fact the standard deviation of the logarithm of normalized noise follows this  $g_m/I_D$  trend. Devices under test are the same as the ones analyzed in Chapter 5 (NMOS-PMOS with  $W/L = 5 \mu m/2 \mu m$ ) while the measurements were executed in our lab and for the specific task only the high drain voltage data ( $|V_{DS}| = 1.2V$ ) were used while gate voltage values covered from weak to strong inversion with  $|V_{GS}| = 0.35, 0.4, 0.45, 0.5, 0.55, 0.6, 0.8, 1.2, 1.8V$ .

### A.2 Model Implementation

The first step in this work was to calculate the standard deviation for each device at each bias point measured. Initially, output noise divided by squared drain current normalized with device area –  $WL * S_{ID}/I_D^2$  – was extracted at 1 Hz. Because of the log-normal behavior of the statistics of LF noise [210, 211], it is more relevant to calculate the standard deviation of  $log (WLf * S_{ID}/I_D^2)$ . The most widely used carrier number fluctuation model from FBP approach is given by Equation 3.34 and is described by two basic parameters introduced in Section 3.4.3:  $N_T$  and  $\alpha_C$ . The statistical deviation of these two parameters plays a significant role in the variability of flicker noise. Former work [162, 206, 208, 209, 212, 213, 215, 216] has shown the correlation between  $N_T$  parameter and noise variability coming from device dimensions. Small-area devices have a low number of traps and therefore RTS noise is observed, which leads to increased noise variability.  $N_T$  parameter follows Poisson statistics [208, 209], and therefore the relative standard deviation of the number of traps equals:

$$\sigma_{N_t} = \frac{1}{\sqrt{N_t W L}} \tag{A.1}$$

where  $N_t$  is the trap density in  $cm^{-2}$ . Equation A.1 can describe the dependence of 1/f noise variability with device dimensions but not with gate voltage. Since the mean value 1/f noise model in Equation 3.34 connects 1/f noise with  $g_m/I_D$  ratio, the motivation of this work was to test if the same is valid for the variability of 1/f noise. Based on the above observation, a new complete statistical LFN model is proposed in this work, which covers both the area-dependent and the bias-dependent statistical behavior of 1/f noise as follows [29]:

$$\sigma \left[ log \left( WLf * \frac{S_{ID}}{I_D^2} \right) \right] = \sqrt{B^2 \frac{g_m U_T}{I_D} + \frac{A^2}{WL}}$$
(A.2)

where  $A = 1/\sqrt{N_t}$  and *B* are the statistical model parameters. The bias-dependent, unitless term  $g_m U_T/I_D$  maximizes noise variability in weak inversion for large-area devices. Equation A.2, without the bias-dependent term reduces to the formerly used equation [213, 215, 216].

### A.3 Results and Discussion

The behavior of the proposed model is presented in Figure A.1 [29]. The standard deviation of flicker noise versus normalized drain current  $I_D/(W/L)$  for both NMOS and PMOS transistors with  $W/L = 5 \mu m/2 \mu m$  is shown. In these moderatelyto large-sized devices, the bias-dependent term plays an important role. Variability of 1/f noise follows a  $g_m U_T/I_D$  behavior as discussed before and proposed in the present work. NMOS devices show a higher noise variability than PMOS. The parameter B can be determined by matching the model to these measurements. Table A.1 [29] includes the extracted parameters for both NMOS and PMOS devices. The consistency of the model seems quite good in all cases of device type, size, and bias conditions.



Figure A.1: Normalized standard deviation of the logarithm of output noise  $log(WL * S_{ID}/I_D^2)$ , referred to 1 Hz, measured in saturation region ( $|V_{DS}| = 1.2 V$ ) vs. normalized drain current  $I_D/(W/L)$ , for n- (blue) and p-channel (red) MOSFETs with  $W/L = 5 \mu m/2 \mu m$ . Measurement (markers), full model (lines).

| Parameter  | NMOS | PMOS |
|------------|------|------|
| $A(\mu m)$ | 0.11 | 0.9  |
| В          | 0.98 | 0.53 |

Table A.1: Parameters of 1/f Noise variability model

Figure A.2 [29] presents a more detailed analysis of flicker noise and its standard deviation versus normalized drain current. Both NMOS and PMOS transistors with  $W/L = 5 \,\mu m/2 \,\mu m$  are shown in left and right plot, respectively. Output noise  $S_{ID}/I_D^2$  is normalized with device area and referred to  $1 \,Hz$ . In each case, the markers represent the measured noise values for all devices on the wafer, while blue solid lines represent statistical noise model integrated in the EKV3 charge-based compact model, extracted from the log-averaged noise data. The noise parameters extracted for the physical EKV3 model are comparable to Table 5.1 with the usage of Equation 3.34. The dashed red and green lines in Figure A.2, represent the  $\pm 2\sigma$  standard deviation as extracted by the model proposed in the present work. To produce the  $\pm 2\sigma$  plots, we first calculate the  $10^{\pm 2\sigma(sim)}$  for each case just to take out the log term and then multiply the result with the extracted average noise of the compact model. Note that the statistical noise model proposed in this work gives overall very good results. The behavior of simulated  $\pm 2\sigma$  plots follows qualitatively well the dispersion of noise measurements. The choice of  $\pm 2\sigma$  values of variation is however just indicative, and the model user may choose a larger spread, e.g.  $\pm 3\sigma$ .



Figure A.2: Output noise  $WL * S_{ID}/l_D^2$ , referred to 1 Hz, measured in saturation at  $V_{DS} = 1.2 V$ , for transistors with geometry  $W/L = 5 \mu m/2 \mu m$  vs. normalized drain current  $I_D/(W/L)$ , for a) NMOS and b) PMOS. Measured noise: crosses. Measured log-mean noise,  $\pm 2$ -sigma deviation: open markers. EKV3 model: average noise (lines),  $\pm 2$ -sigma deviation (dashed).

### A.4 Conclusions

A thorough investigation of low frequency noise variability was performed in an experimental 180*nm* CMOS process. Shrinking of device dimensions leads to higher noise variability due to RTS noise caused by decreased number of traps. Conversely, in moderately- to large-sized transistors, the normalized variability of 1/f noise is not anymore area related, but becomes strongly bias-dependent: a distinct increase of normalized noise variability is observed when lowering the gate voltage, and a maximum plateau is reached in weak inversion. A new, simple and explicit statistical 1/f noise model is proposed to describe these effects, relating flicker noise variability to both area and gate bias [29]. While maintaining the habitual area-dependent parameter, A, for small area devices, the model proposes the area-independent term, B, to be bias-dependent with the transconductance-to-current ratio  $g_m/I_D$ . This provides for the first time a simple means for evaluating the noise dispersion in moderately-to large-sized devices, depending on level of inversion and device area. This simple hand calculation model may be used independently of a compact model, providing the parameters A and B are known.

# **Bibliography**

- A. v. d. Ziel, *Noise in Solid State Devices and Circuits*. John Wiley, 1986. 1.1, 3.3.1, 3.3.3, 3.4.3.1, 3.4.3.2, 3.4.4
- Y. Tsividis, Operation and Modeling of the MOS Transistor. New York: Mc-Graw-Hill, 2nd ed., 1999. 1.1, 1.3, 2.1.1, 2.1.2, 2.1.2.1, 2.1.2.1, 2.1.2.2, 2.1.3, 2.1.3, 2.1.3, 2.1.4.1, 2.2.4, 3.3.1
- [3] F. Bonani and G. Ghione, *Noise in Semiconductor Devices : Modeling and Simulation*. Springer, 2001. 1.1
- [4] B. Razavi, "A Study of Phase Noise in CMOS Oscillators," *IEEE Journal Solid-State Circuits*, vol. 31, no. 3, pp. 331–343, 1996. 1.1
- [5] M. J. Uren, D. J. Day, and M. J. Kirton, "1/f and Random Telegraph Noise in Silicon Metal-Oxide-Semiconductor Field-Effect Transistors," *Applied Physics Letters*, vol. 47, pp. 1195–1197, 1985. 1.1
- [6] H. Tian and A. E. Gamal, "Analysis of 1/f Noise in Switched MOSFET Circuits," *IEEE Trans. Circuits And Systems-II, Analog and Digital Signal Processing*, vol. 48, no. 2, pp. 151–157, 2001. 1.1
- [7] J. A. Fleming, "On the Conversion of Electric Oscillations into Continuous Currents by Means of a Vacuum Valve," *Proceedings of the Royal Society of London*, vol. 74, no. 497–506, pp. 476–487, 1904. 1.2
- [8] J. E. Lilienfield, "Method and Apparatus for Controlling Electric Currents," 1926. 1.2
- [9] J. Bardeen and W. H. Brattain, "The Transistor, a Semi-conductor Triode," *Phys. Rev.*, vol. 74, no. 2, pp. 230–231, 1948. 1.2
- [10] W. Shockley, "The Theory of P-N Junctions in Semiconductors and P-N Junction Transistors," *Bell Syst. Tech. Journal*, vol. 28, no. 435–489, 1949. 1.2
- [11] W. Shockley and G. K. Teal, "P-N Junction Transistors," *Phys. Rev.*, vol. 83, no. 151–162, 1951. 1.2

- [12] S. Hofstein and F. Heiman, "The Silicon Isolated-Gate Field Effect Transistor," *Proc. IEEE*, vol. 51, no. 9, pp. 1190–1202, 1963. 1.2, 2.1.2
- [13] G. Moore, "Cramming More Components onto Integrated Circuits," *Electronics*, vol. 38, no. 8, pp. 114–117, 1965. 1.2
- [14] T. Heng and H. Nathanson, "Vertical MOS Transistor Geometry for Power Application at Microwave Frequencies," *Electronic Letters*, vol. 10, no. 23, pp. 490–492, 1974. 1.2
- [15] J. Oakes, R. Wickstrom, D. Tremere, and T. Heng, "A Power Silicon MOS Transistor," *IEEE Trans. on Micorwave Theory Tech.*, vol. MTT-24, no. 6, pp. 305–311, 1974. 1.2
- [16] Siliconix, "MOSFET Power Soars to 60W with Currents up to 2A," *Electronic Des.*, vol. 23, pp. 103–104, 1974. 1.2
- [17] M. V. Kooi and L. Ragle, "MOS Moves into Higher Power Applications," *Electronics*, vol. 49, pp. 98–103, 1976. 1.2
- [18] A. Evans, D. Hoffman, E. Oxner, W. Heinzer, and L. Shaeffer, "High Power Ratings Extend VDMOSFETs' Domination," *Electronics*, vol. 51, pp. 105– 112, 1978. 1.2
- [19] K. Lisiak and J. Berger, "Optimisation of Nonplanar MOS Devices," *IEEE Transactions on Electron Devices*, vol. 25, no. 10, pp. 1229–1234, 1978. 1.2
- [20] H.Ballan and M.Declercq, *High Voltage Devices and Circuits in Standard CMOS Technologies*. Kluwer Academic Publisher, 1999. 1.2
- [21] A. Arnaud and C. G. Montoro, "A Compact Model for Flicker Noise in MOS Transistors for Analog Circuit Design," *IEEE Transactions on Electron Devices*, vol. 50, no. 8, pp. 1815–1818, 2003. 1.3, 3.4.3.2, 5.1, 5.3.1
- [22] C. C. Enz and E. A. Vittoz, *Charge-Based MOS Transistor Modeling The EKV Model for Low-Power and RF IC Design*. John Wiley, 2nd ed., 2006. 1.3, 2.1.4.1, 2.1.4.3, 3.3.1, 3.4.1, 3.4.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 4.3.3.2, 4.3.3.3, 4.3.5, 4.3.5.2, 4.3.5.2, 5.1, 5.3.1, 5.3.2, 5.3.3.1, 5.3.3.2
- [23] A. S. Roy, *Noise and Small-Signal Modeling of Nanoscale MOSFETs*. PhD thesis, Ecole Polytechnique Federale de Luasanne, EPFL, 2007. 1.3, 2.1.4.3, 3.3.1, 3.4.3.2, 3.4.3.2
- [24] N. Mavredakis, A. Antonopoulos, and M. Bucher, "Bias Dependence of Low Frequency Noise in 90nm CMOS," in *Proc. NSTI-Nanotech/Microtech*, (Anaheim, California, USA), pp. 805–808, June 21-25 2010. 1.3, 2.1.4.1, 3.1,

3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.4, 3.4.4, 3.4.8, 3.4.8, 3.4.8, 4.3.3, 4.3.3, 4.3.3.2, 4.3.3.2, 4.3.3.2, 4.3.3.3, 4.3.5, 4.3.5, 2, 5.1, 5.3.1, 5.3.2, 5.3.3.1, 5.3.3.2, 5.3.4, 6

- [25] C. C. Enz, F. Krummenacher, and E. A. Vittoz, "An Analytical MOS Transistor Model Valid in all Regions of Operation and Dedicated to Low-Voltage and Low-Current Applications," *Analog Integr. Circ. Signal Process. J. Low-Voltage and Low-Power Des.*, vol. 8, pp. 83–114, July 1995. 1.3, 2.1.2.1, 2.1.4.1, 2.1.4.2, 2.1.4.3, 3.1
- [26] D. M. Binkley, *Tradeoffs and Optimization in Analog CMOS Design*. John Wiley and Sons, 2008. 1.3, 2.1.2.1, 2.1.4.1
- [27] N. Mavredakis, M. Bucher, R. Friedrich, A. Bazigos, F. Krummenacher, J. M. Sallese, T. Gneiting, W. Pflanzl, and E. Seebacher, "Measurements and Compact Modeling of 1/f Noise in HV-MOSFETs," *IEEE Trans. on Electron Devices*, vol. 60, no. 2, pp. 670–676, 2013. 1.3, 4.1, 4.3.1, 4.3.3.1, 4.3.3.2, 4.3.3.2, 4.3.3.2, 4.3.3.2, 4.3.3.3, 4.3.4, 4.3.4.2, 4.3.4.2, 4.3.4.2, 4.3.5, 4.3.5, 4.3.5, 1, 4.3.5.1, 4.3.5.1, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.4, 5.3.4, 6
- [28] N. Mavredakis, N. Makris, P. Habas, and M. Bucher, "Charge-Based Compact Model for Bias - Dependent Variability of 1/f Noise in MOSFETs," *IEEE Transactions on Electron Devices*, 2016. Submitted. 1.3, 5.1, 5.2, 5.3.2, 5.3.3.1, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.3, 5.3.3.3, 5.3.3.3, 5.3.3.4, 5.4, 6, A.1
- [29] N. Mavredakis, P. Habas, A. Acovic, R. Meyer, and M. Bucher, "Variability of Low Frequency Noise in Moderately-Sized MOSFETs - a Model for the Areaand Gate Voltage-Dependence," in 23rd Int. Conf on Noise and Fluctuations (ICNF), (Xian, China), June 2-6 2015. 1.3, 5.1, 5.2, A, A.2, A.3, A.3, A.4
- [30] N. Mavredakis and M. Bucher, "Compact Model for Variability of Low Frequency Noise due to Number Fluctuation Effect," in 46th IEEE European Solid-State Device research Conference (ESSDERC), 2016. Accepted. 1.3, 5.1, 5.2, 5.3.2, 5.3.3.1, 5.3.3.2, 5.3.3.3, 5.3.3.3, 5.3.3.3, 5.3.3.3, 5.4, 6
- [31] Y. S. Chauhan, F. Krummenacher, R. Gillon, B. Bakeroot, M. J. Declercq, and A. M. Ionescu, "Compact Modeling of Lateral Nonuniform Doping in High-Voltage MOSFETs," *IEEE Transactions on Electron Devices*, vol. 54, no. 6, pp. 1527–1539, 2007. 1.3, 2.2.3, 2.2.5, 2.2.5, 4.3.3, 4.3.5
- [32] A. Bazigos, F. Krummenacher, J. M. Sallese, M. Bucher, E. Seebacher, W. Posch, K. Molnar, and M. Tang, "A Physics-Based Analytical Compact Model for the Drift Region of the HV-MOSFET," *IEEE Transactions on Electron Devices*, vol. 58, no. 6, pp. 1710–1721, 2011. 1.3, 2.2.3, 2.2.5, 2.2.5, 2.2.5, 4.3.3, 4.3.3.2, 4.3.3.2, 4.3.4.2, 4.3.5, 4.3.5, 4.3.5, 2.2.5

- [33] N. Mavredakis, A. Antonopoulos, and M. Bucher, "Measurement and Modeling of 1/f Noise in 180nm NMOS and PMOS Devices," in *Proc. 5th European Conf. on Circuits & Systems for Communications (ECCSC)*, (Belgrade, Serbia), pp. 86–89, November 23–25 2010. 1.3, 2.1.4.1, 3.1, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.4, 3.4.6, 3.4.8, 3.4.8, 3.4.8, 4.3.3, 4.3.3.2, 4.3.3.2, 4.3.3.3, 4.3.5, 5.1, 5.3.1, 5.3.2, 5.3.3.1, 5.3.3.2, 5.3.4, 6
- [34] N. Mavredakis, W. Pflanzl, E. Seebacher, T. Gneiting, and M. Bucher, "Analysis of Drain Bias Dependence of 1/f Noise in HV-MOSFETs," in 23rd Int. Conf. on Noise and Fluctuations (ICNF), (Xian, China), June 2-6 2015. 1.3, 4.1, 4.2, 4.3.1, 4.3.4, 4.3.4.1, 4.3.4.2, 4.3.4.2, 4.3.4.2, 4.3.4.2, 4.3.5, 4.3.5, 4.3.5.1, 4.3.5.2, 4.4, 6
- [35] N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Methodology for 1/f Noise Parameter Extraction for High Voltage MOSFETs," *Solid State Electronics*, vol. 103, pp. 202–208, January 2015. 1.3, 4.1, 4.2, 4.3.1, 4.3.5, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.4, 6
- [36] R. S. Cobbold, "Mos Transistor as a Four Terminal Device," *Electronics Letters*, vol. 2, no. 6, pp. 189–190, 1966. 2.1.2
- [37] C. T. Stah, "Evolution of the MOS Transistor," *Proceedings IEEE*, vol. 76, no. 10, pp. 1280–1326, 1988. 2.1.2
- [38] B. Razavi, *Design of Analog CMOS Integrated Circuits*. Boston, MA: McGraw-Hill, 2001. 2.1.2, 3.2
- [39] A. Bazigos, *Modeling of MOS transistor in High Frequencies*. PhD thesis, National Technical University of Athens (NTUA), Athens, Greece, May 2008. 2.1.2, 2.1.2.1, 2.1.3, 2.1.3, 2.1.4.1
- [40] E. H. Nicollian and J. R. Brews, MOS Physics and Technology. John Wiley, 1982. 2.1.2.1
- [41] C. Enz, *High Precision CMOS Micropower Amplifiers*. PhD thesis, Ecole Polytechnique Federale de Lausanne, EPFL, 1989. 2.1.2.1
- [42] M. Bucher, Analytical MOS Transistor Modeling for Analog Circuit Simulation. PhD thesis, Ecole Polytechnique Federale de Lausanne, EPFL, 2000. 2.1.2.1, 2.1.3, 2.1.4.1, 2.1.4.2, 2.1.4.3, 2.1.4.3, 3.1
- [43] B. E. Deal, E. H. Snow, and C. A. Mead, "Barriers Energies in Metal-Silicon Dioxide-Silicon Structures," *Journal of Physics and Chemistry of Solids*, vol. 27, no. 11-12, pp. 1873–1879, 1966. 2.1.2.1

- [44] S. Kar, "Determination of Si-metal Work Function Differences by MOS Capacitor Technique," *Solid State Electronics*, vol. 18, no. 2, pp. 169–181, 1975. 2.1.2.1
- [45] A. Schenk and W. Fichtner, "Physical Model for the Drift-Diffusion Approach to Silicon Device Simulation," Tech. Rep. 92/22, Integrated Systems Laboratory, Swiss Federal Institute of Technology, Zurich, 1992. 2.1.3
- [46] C. Fischer and P. Habas, *MINIMOS 6, Users' Guide*. Institute for Microelectronics, Technical University, Vienna, October 1994. 2.1.3
- [47] A. G. Sabnis and J. T. Clemens, "Characterization of Electron Mobility in the Inverted Silicon Surface," in *IEDM Tech. Digest.*, (Washington, DC, USA), pp. 18–21, December 3-5 1979. 2.1.3
- [48] S. A. Schwarz and S. E. Russek, "Semi-Empirical Equation for Electron Velocity in Silicon: Part II - MOS Inversion Layer," *IEEE Transactions on Electron Devices*, vol. 30, no. 12, pp. 1634–1639, 1983. 2.1.3
- [49] S. Villa, A. L. Lacaita, L. M. Perron, and R. Bez, "A Physical-Based Model of the Effective Mobility in Heavily Doped n-MOSFETs," *IEEE Transactions* on *Electron Devices*, vol. 45, no. 1, pp. 110–115, 1998. 2.1.3
- [50] F. Gamiz, J. Lopez-Villanueva, J. Banqueri, J. Carceller, and P. Cartuzo, "A Comparison of Model for Phonon Scattering in Silicon Inversion Layers," *Journal of Applied Physics*, vol. 77, no. 4128, pp. 4128–4130, 1995. 2.1.3
- [51] F. Stern, "Calculated Temperature Dependence of Mobility in Silicon Inversion Layers," *Physical Review Letters*, vol. 44, no. 22, pp. 1469–1472, 1980.
   2.1.3
- [52] D. S. Leon and D. E. Burk, "MOSFET Electron Inversion Layer Mobilities

   a Physical Based Semi-Empirical Model for a Wide Temperature Range," *IEEE Transactions on Electron Devices*, vol. 36, no. 8, pp. 1456–1463, 1989.
   2.1.3
- [53] M. Lundstrom, Fundamentals of Carrier Transports. Cambridge University Press, 2nd ed., 2000. 2.1.3
- [54] F. Stern, "Quantum Properties of Surface Space-Charge Layers," *Critical Reviews in Solid State and Materials Sciences*, vol. 4, no. 1–4, pp. 499–514, 1973. 2.1.3
- [55] D. M. Caughey and R. E. Thomas, "Carrier Mobilities in Silicon Empirically Related to Doping and Fields," *Proceedings of the IEEE*, vol. 55, no. 12, pp. 2192–2193, 1967. 2.1.3

- [56] K. K. Thornber, "Relation of the Drift Velocity to Low-Field Mobility and High-Field Saturation Velocity," *Journal of Applied Physics*, vol. 51, no. 4, pp. 2127–2136, 1980. 2.1.3
- [57] H. Wong and M. C. Poon, "Approximation of the Length of the Velocity Saturation Region in MOSFETs," *IEEE Transactions on Electron Devices*, vol. 44, no. 11, pp. 2033–2036, 1997. 2.1.3
- [58] Z. H. Liu, C. Hu, J. H. Huang, T. Y. Chan, M. C. Jeng, P. K. Ko, and Y. C. Cheng, "Threshold Voltage Model for Deep-Submicrometer MOS-FETs," *IEEE Transactions on Electron Devices*, vol. 40, no. 1, pp. 86–95, 1993. 2.1.3
- [59] M. A. Maher, A Charge-Controlled Model for MOS Transistors. PhD thesis, California Institute of Technology, 1989. 2.1.4.1
- [60] B. Iniguez and E. G. Moreno, "A Physical Based C-Continuous Model for Small-Geometry MOSFETs," *IEEE Transactions on Electron Devices*, vol. 42, no. 2, pp. 283–287, 1995. 2.1.4.1
- [61] A. I. A. Cunha, M. C. Schneider, and C. Galup-Montoro, "An Explicit Physical Model for Long-Channel MOS Transistor Including Small-Signal Parameters," *Solid State Electronics*, vol. 38, no. 11, pp. 1945–1952, 1995. 2.1.4.1
- [62] M. Bucher, C. Lallement, C. Enz, F. Theodoloz, and F. Krummenacher, "Scalable Gm/I Based MOSFET Model," in *Proc. Int. Semiconductor Device Res. Symp.*, (Charlottesville, VA, USA), pp. 615–618, December 10-13 1997. 2.1.4.1
- [63] A. I. A. Cunha, O. Gouveia-Filho, M. C. Schneider, and C. Galup-Montoro, "A Current-Based Model of the MOS Transistor," in *Proc. IEEE Int. Symp.* on Circ. & Syst. (ISCAS'97), (Hong Kong), pp. 1608–1611, June 12 1997. 2.1.4.1, 2.1.4.3
- [64] C. Enz, M. Bucher, A. S. Porret, J. M. Sallese, and F. Krummenacher, "The Foundations of the EKV MOS Transistor Charge-Based Model," in *Workshop* on Compact Models - 5th Int. Conf. Modeling and Simul. Microsystems (MSM 2002), (San Juan, Puerto Rico, USA), pp. 666–669, April 22-25 2002. 2.1.4.1
- [65] J. M. Sallese, M. Bucher, F. Krummenacher, and P. Fazan, "Inversion Charge Linearization in MOSFET Modeling and Rigorous Derivation of the EKV Compact Model," *Solid State Electronics*, vol. 47, no. 4, pp. 677–683, 2003. 2.1.4.1, 2.1.4.2, 2.1.4.3
- [66] W. Grabinski, B. Nauwelaers, and D. Schreurs, *Transistor Level Modeling for Analog/RF IC Design*. Springer, 2006. 2.1.4.1

- [67] C. Lallement, M. Bucher, and C. Enz, "Modeling and Characterization of Non-Uniform Substrate Doping," *Solid State Electronics*, vol. 41, no. 12, pp. 1857–1861, 1997. 2.1.4.1
- [68] J. M. Sallese and A. S. Porret, "A Novel Approach to Charge Based Non Quasi Static Model of the MOS Transistor Valid in All Modes of Operation," *Solid State Electronics*, vol. 44, no. 6, pp. 887–894, 2000. 2.1.4.1
- [69] A. S. Porret, J. M. Sallese, and C. Enz, "A Compact Non-Quasi-Static Extension of a Charge Based MOS Model," *IEEE Transactions on Electron Devices*, vol. 48, no. 8, pp. 1647–1654, 2001. 2.1.4.1
- [70] J. M. Sallese, M. Bucher, and C. Lallement, "Improved Analytical Modeling of Polysilicon Depletion in MOSFETs for Circuit Simulation," *Solid State Electronics*, vol. 44, no. 6, pp. 905–912, 2000. 2.1.4.1, 2.1.4.2
- [71] C. Lallement, J. M. Sallese, M. Bucher, W. Grabinski, and P. C. Fazan, "Accounting for Quantum Effect and Polysilicon Depletion from Weak to Strong Inversion in a Charge-Based Design-Oriented Model," *IEEE Transactions on Electron Devices*, vol. 50, no. 2, pp. 406–417<sup>+</sup>, 2003. 2.1.4.1
- [72] M. Bucher, J. M. Sallese, C. Lallement, W. Grabinski, and C. Enz, "Extended Charge Modeling for Deep Submicron CMOS," in *Int. Semicond. Device Research Symp. (ISDRS '99)*, (Virginia, Charlottesville), pp. 397–400, December 1-3 1999. 2.1.4.1
- [73] M. Bucher, C. Enz, F. Krummenacher, J. M. Sallese, C. Lallement, and A. S. Porret, "The EKV 3.0 MOS Transistor Compact Model: Accounting for Deep Submicron Aspects," in *Workshop on Compact Models 5th Int. Conf. Modeling and Simul. Microsystems (MSM 2002)*, (San Juan, Puerto Rico, USA), pp. 670–673, April 22-25 2002. Invited Paper. 2.1.4.1
- [74] P. Martin, M. Bucher, and C. Enz, "MOSFET Modeling and Parameter Extraction for Low Temperature and Analog Circuit Design," *Journal de Physique IV*, vol. 12, pp. 51–56, 2002. 2.1.4.1
- [75] S. Cserveny, "Relationship between Measured and Intrinsic Transcomductances of MOSFETs," *IEEE Transactions on Electron Devices*, vol. 37, no. 11, pp. 2413–2414, 1990. 2.1.4.1
- [76] F. Pregaldiny, C. Lallement, and D. Mathiot, "MOSFETs Efficient Model of Parasitic Capacitance of Deep-Submicron LDD MOSFETs," *Solid State Electronics*, vol. 46, no. 12, pp. 2191–2198, 2002. 2.1.4.1
- [77] C. Enz and Y. Cheng, "MOS Transistor Modeling for RFIC Design," *IEEE Transactions on Solid-State Circuits*, vol. 35, no. 2, pp. 186–201, 2000. 2.1.4.1

- [78] C. Enz, "An MOS Transistor Model for RFIC Design Valid in All Regions of Operation," *IEEE Trans. Microwave Theory and Tech.*, vol. 50, no. 1, pp. 342– 359, 2002. 2.1.4.1
- [79] A. S. Porret, Design of a Low-Power and Low-Voltage UHF Transceiver Integrated in a CMOS Process. PhD thesis, Swiss Federal Institute of Technology, Lausanne, Switzerland, 2002. 2.1.4.1
- [80] M. Bucher, A. Bazigos, N. Nastos, Y. Papananos, F. Krummenacher, and S. Yoshitomi, "Analysis of Harmonic Distortion in Deep Submicron CMOS," in *Proc. 11th Int. Conf. Electron. Circ. & Syst. (ICECS 2004)*, (Tel Aviv, Israel), pp. 395–398, December 13-15 2004. 2.1.4.1
- [81] A. S. Roy and C. Enz, "Compact Modeling of Thermal Noise in the MOS Transistor," *IEEE Transactions on Electron Devices*, vol. 52, no. 4, pp. 611– 614, 2005. 2.1.4.1, 3.4.1
- [82] M. Bucher, A. Bazigos, S. Yoshitomi, and N. Itoh, "A Scalable Transistor RFIC Design-Oriented MOSFET Model," *International Journal of RF and Microwave Computer-Aided Engineering*, vol. 18, no. 4, pp. 314–325, 2008. 2.1.4.1
- [83] M. Bucher, D. Kazazis, F. Krummenacher, D. Binkley, D. Foty, and Y. Papananos, "Analysis of Transconductances at All Level of Inversion in Deep Submicron CMOS," in *Proc. 9th IEEE Conf. Electronics, Circ. Systems* (*ICECS 2002*), (Dubrovnik, Croatia), pp. 1183–1186, September 15-18 2002. 2.1.4.1
- [84] G. Machado, C. Enz, and M. Bucher, "Estimating Key Patameters in the EKV MOSFET Model for Ananalog Circuit Design and Simulation," in *Proc. IEEE Int. Symp. Circ. & Syst. (ISCAS '95)*, (Seattle, Washington, USA), pp. 1588– 1591, April 30 - May 3 1995. 2.1.4.1
- [85] M. Bucher, C. Lallement, and C. Enz, "An Efficient Parameter Extraction Methodology for the EKV MOSFET Model," in *Proc. IEEE Int. Conf. Microelectronic test Structures (ICTMS'96)*, (Trento, Italy), pp. 145–150, March 25-28 1996. 2.1.4.1
- [86] M. Bucher, C. Lallement., C. Enz, F. Theodoloz, and F. Krummenacher, "The EPFL-EKV MOSFET Model Equations for Simulation, version 2.6," tech. rep., Electronics Laboratory, EPFL, June 1997. 2.1.4.1
- [87] M. Bucher, C. Lallement, C. Enz, and F. Krummenacher, "Accurate MOS Modeling for Analog Circuit Simulation Using the EKV Model," in *Proc. IEEE Int. Symp. Circ. & Syst. (ISCAS'96)*, (Atlanta, Georgia, USA), pp. 703– 706, May 15 1996. 2.1.4.1

- [88] M. Bucher, F. Krummenacher, and A. Bazigos, "The EKV 3.0 MOSFET Model for Advanced Analog IC Design," in *EKV Model Users' Group Meeting and Workshop*, (Lausanne, Switzerland), Novemver 4-5 2004. 2.1.4.1
- [89] E. Habekoti, B. Hoefflinger, W. Renker, and G. Zimmer, "A Coplanar CMOS Power Switch," *IEEE Journal Solid-State Circuits*, vol. 16, no. 3, pp. 212– 215, 1981. 2.2.1
- [90] S. A. Buhler, D. L. Heald, R. R. Ronan, T. Gannon, and P. Elkins, "Integrated High Voltage/Low Voltage MOS Devices," in *IEEE International Electron Devices Meeting (IEDM)*, (Washington, DC, USA), pp. 259–262, December 7-9 1981. 2.2.1
- [91] G. Dolny, O. Schade, B. Goldsmith, and L. Goodman, "Enhanced CMOS for Analog-Digital Power IC Applications," *IEEE Transactions on Electron Devices*, vol. 33, no. 12, pp. 1985–1991, 1986. 2.2.1
- [92] P. M. Santos, A. P. Casimiro, M. Lanca, and M. I. C. Simas, "High-Voltage Solutions in CMOS Technology," *Microelectronics Journal*, vol. 33, no. 8, pp. 609–617, 2002. 2.2.1, 2.2.2
- [93] P. M. Santos, H. Quaresma, A. P. Silva, and M. Lanca, "High-Voltage NMOS Design in Fully Implanted Twin-Well CMOS," *Microelectronics Journal*, vol. 35, no. 9, pp. 723–730, 2004. 2.2.1, 2.2.2
- [94] J. Mitros, C. Y. Tsai, H. Shichijo, K. Kunz, A. Morton, D. Goodpaster, D. Mosher, and T. Efland, "High-Voltage Drain Extended MOS Transistors for 0.18um Logic CMOS Process," in *IEEE European Solid-State Device Research Conference (ESSDERC)*, (Cork, Ireland), pp. 376–379, September 11-13 2000. 2.2.2, 2.2.2.1
- [95] J. Mitros, C. Y. Tsai, H. Shichijo, K. Kunz, A. Morton, D. Goodpaster, D. Mosher, and T. Efland, "High-Voltage Drain Extended MOS Transistors for 0.18um Logic CMOS Process," *IEEE Transactions on Electron Devices*, vol. 48, no. 8, pp. 1751–1755, 2001. 2.2.2, 2.2.2.1
- [96] J. Kim, S. Kim, J. Koo, and D. Kim, "P-channel LDMOS Transistor Using New Tapered Field Oxidation Technology," *IEE Electronics Letters*, vol. 34, no. 19, pp. 1893–1894, 1998. 2.2.2, 2.2.2.2
- [97] L. Vestling, J. Ankarcrona, and J. Olsson, "Analysis and Design of a Low-Voltage High-Frequency LDMOS Transistor," *IEEE Transactions on Electron Devices*, vol. 49, no. 6, pp. 976–980, 2002. 2.2.2, 2.2.2.2
- [98] P. Santos, V. Costa, M. Gomes, B. Borges, and M. Lanca, "High-Voltage LDMOS Transistor fully Compatible with a Deep-Submicron 0.35um CMOS

Process," *Microelectronics Journal*, vol. 38, no. 1, pp. 35–40, 2007. 2.2.2, 2.2.2.2

- [99] K. Li, "A Novel Self Aligned VDMOS Device," in *IEEE International Conference on Solid-State and Integrated Circuit Technology*, (Beijing, China), pp. 479–481, October 24-28 1995. 2.2.2, 2.2.2.3
- [100] P. Wilson, "A Novel High Voltage Rf Vertical MOSFET for High Power Applications," in *IEEE International Symposium on Electron Devices for Microwave and Optoelectronic Applications*, (Manchester, UK), pp. 95–100, November 18-19 2002. 2.2.2, 2.2.2.3
- [101] Y. S. Chauhan, Compact Modeling of High Voltage MOSFETs. PhD thesis, Ecole Polytechnique Federale de Lausanne, December 2007. 2.2.2.1, 2.2.2.2, 2.2.4, 2.2.5, 4.3.3.2
- [102] E. Fong, D. Pitzer, and R. Zeman, "Power DMOS for High-frequency and Switch Applications," *IEEE Transactions on Electron Devices*, vol. 27, no. 2, pp. 322–330, 1980. 2.2.2.2
- [103] G. Cao, S. K. Manhas, E. Narayanan, M. D. Souza, and D. Hinchley, "Comparative Study of Drift Region Designs in RF LDMOSFETs," *IEEE Transactions on Electron Devices*, vol. 51, no. 8, pp. 1296–1303, 2004. 2.2.2.2
- [104] I. Yoshida, T. Okabe, M. Katsueda, S. Ochi, and M. Nagata, "Thermal Stability and Secondary Breakdown in Planar Power MOSFETs," *IEEE Transactions on Electron Devices*, vol. 27, no. 2, pp. 395–398, 1980. 2.2.2.2
- [105] I. Cortes, J. Roig, D. Flores, J. Urresti, S. Hidalgo, and J.Rebollo, "A Numerical Study of Field Plate Configurations in RF SOI LDMOS Transistors," *Solid State Electronics*, vol. 50, no. 2, pp. 155–163, 2006. 2.2.2.2
- [106] M. N. Marbell, S. V. Cherepko, J. C. M. Hwang, M. A. Shibib, and W. R. Curtice, "Modeling and Characterization Effect of Dummy-Gate Bias on LD-MOSFETs," *IEEE Transactions on Electron Devices*, vol. 54, no. 3, pp. 580– 588, 2007. 2.2.2.2
- [107] S. Ochi, T. Okabe, I. Yoshida, K. Yamaguchi, and M. Nagata, "Computer Analysis of Breakdown Mechanism in Planar Power MOSFETs," *IEEE Transactions on Electron Devices*, vol. 27, no. 2, pp. 399–400, 1980. 2.2.2.2
- [108] R. Coen, D. Tsang, and K. Lisiak, "A High-Performance Plannar Power MOS-FET," *IEEE Transactions on Electron Devices*, vol. 27, no. 2, pp. 340–343, 1980. 2.2.2.3

- [109] C. Anghel, High Voltage Devices for Standard MOS Technologies Characterisation and Modelling. PhD thesis, Ecole Polytechnique Federale de Lausanne, 2004. 2.2.3, 2.2.3, 2.2.4
- [110] C. Anghel, N. Hefyene, M. Vermandel, B. Bakeroot, and S. Frere, "Modelling of High-Voltage MOS Transistors Based on the Intrinsic Voltage Concept," in AUTOMACS Workshop, (Nuremberg), September 2001. 2.2.3
- [111] M. N. Darwish, "Study of the Quasi-Saturation Effect in VDMOS Transistors," *IEEE Transactions on Electron Devices*, vol. 33, no. 11, pp. 1710–1716, 1986. 2.2.4
- [112] C. Anghel, N. Hefyene, A. Ionescu, M. Vermandel, B. Bakeroot, J. Doutreloigne, R. Gillon, S. Frere, C. Maier, and Y. Mourier, "Investigations and Physical Modelling of Saturation Effect in Lateral DMOS Transistors Architectures Based on the Concept of Intrinsic Drain Voltage," in *IEEE European Solid-State Device research Conference (ESSDERC)*, (Nuremberg, Germany), pp. 399–402, September 11-13 2001. 2.2.4
- [113] L. McDaid, S. Hall, P. Mellor, W. Eccleston, and J. Alderman, "Physical Origin of Negative Differential Resistance in SOI Transistors," *IEE Electronics Letters*, vol. 25, no. 13, pp. 827–828, 1989. 2.2.4
- [114] G. Wachutka, "Rigorous Thermodynamic Treatment of Heat Generation and Conduction in Semiconductor Device Modelling," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 9, no. 11, pp. 1141–1149, 1990. 2.2.4
- [115] L. Su, K. Goodson, D. Antoniadis, M. Flik, and J. Chung, "Measurements and Modeling of Self-Heating Effect in SOI MOSFETs," in *IEEE International Electron Devices meeting (IEDM)*, (San Francisco, CA, USA), pp. 357–360, December 13-16 1992. 2.2.4
- [116] J. Jomaah, G. Ghibaudo, and F. Balestra, "Analysis and Modeling of Self-Heating Effect in Thin-Film SOi as a Function of Temperature," *Solid-State Electronics*, vol. 38, no. 3, pp. 615–618, 1995. 2.2.4
- [117] C. Anghel, N. Hefyene, R. Gillon, M. Tack, M. Declerq, and A. Ionescu, "New Method for Temperature-Dependent Thermal Resistance and Capacitance Accurate Extraction in High-Voltage DMOS Transistors," in *IEEE International Electron Devices Meeting (IEDM)*, (Washington, DC, USA), pp. 561–564, December 8-10 2003. 2.2.4
- [118] C. Anghel, R. Gillon, and A. Ionescu, "Self-Heating Characterization and Extraction Method for Thermal Resistance and Capacitance in HV-MOSFETs," *IEEE Electron Device Letters*, vol. 25, no. 3, pp. 141–143, 2004. 2.2.4

- [119] Y. S. Chauhan, F. Krummenacher, A. Anghel, R. Gillon, B. Bakeroot, M. J. Declercq, and A. M. Ionescu, "Analysis and Modeling of Lateral Non-Uniform Doping in High-Voltage MOSFETs," in *IEEE International Electron Devices Meeting (IEDM)*, (San Francisco, CA, USA), pp. 831–834, December 11-13 2006. 2.2.4, 2.2.5
- [120] Y. S. Chauhan, R. Gillon, M. Declercq, and A. Ionescu, "Impact of Lateral Non-Uniform Doping and Hot Carrier Degradation on Capacitance Behavior of High Voltage MOSFETs," in *IEEE European Solid-State Device Research Conference (ESSDERC)*, (Munich, Germany), pp. 426–429, September 11-13 2007. 2.2.4, 2.2.5
- [121] M. D. Pocha and R. W. Dutton, "A Computer-Aided Design Model for High-Voltage Double Diffused MOS (DMOS) Transistors," *IEEE Journal Solid-State Circuits*, vol. 11, no. 5, pp. 718–726, 1976. 2.2.5
- [122] A. Canepari, G. Bertrand, A. Giry, M. Minondo, F. Blanchet, H. Jaouen, B. Reynard, N. Jourdan, and J. P. Chante, "LDMOS Modeling for Analog and RF Circuit Design," in *IEEE European Solid-State Device Research Conference (ESSDERC)*, (Grenoble, France), pp. 469–472, September 12-16 2005. 2.2.5
- [123] S. Frere, P. Moens, B. Desoete, D. Wojciechowski, and A. Walton, "An Improved LDMOS Transistor Model that Accurately Predicts Capacitance for All Bias Conditions," in *Proceedings of the 2005 International Conference on Microelectronic Test Structures (ICMTS)*, (Leuven, Belgium), pp. 75–79, April 4-7 2005. 2.2.5
- [124] C. Y. Tsai, D. E. Burk, and K. D. T. Ngo, "Physical Modeling of the Power VDMOS for Computer-Aided Design of Integrated Circuits," *IEEE Transactions on Electron Devices*, vol. 44, no. 3, pp. 472–480, 1997. 2.2.5
- [125] N. D'Halleweyn, J. Benson, W. Redman-White, K. Mistry, and M. Swanenberg, "MOOSE: a Physical Based Compact DC Model of SOI LD MOSFETs for Analog Circuit Simulation," *IEEE Transactions Computer-Aided Design* of Integrated Circuits and Systems, vol. 23, no. 10, pp. 1399–1410, 2004. 2.2.5
- [126] N. Hefyene, Electrical Characterization and Modeling of Lateral DMOS Transistor : Investigation of Capacitance and Hot-Carrier Impact. PhD thesis, EPFL, 2005. 2.2.5
- [127] A. Aarts and W. Kloosterman, "Compact Modeling of High-Voltage LDMOS Devices Including Quasi-Saturation," *IEEE Transactions on Electron Devices*, vol. 53, no. 4, pp. 897–902, 2006. 2.2.5

- [128] Y. S. Chauhan, C. Anghel, F. Krummenacher, C. Maier, R. Gillon, B. Bakeroot, B. Desoete, S. Frere, A. B. Desormeaux, A. Sharma, M. Declercq, and A. M. Ionescu, "Scalable General High Voltage MOSFET Model Including Quasi-Saturation and Self-Heating Effect," *Solid State Electronics*, vol. 50, no. 11–12, pp. 1801–1813, 2006. 2.2.5
- [129] Y. S. Chauhan, R. Gillon, B. Bakeroot, F. Krummenacher, M. Declercq, and A. M. Ionescu, "An EKV-Based High Voltage MOSFET Model with Improved Mobility and Drift Model," *Solid State Electronics*, vol. 51, no. 11-12, pp. 1581–1588, 2007. 2.2.5
- [130] Y. S. Chauhan, C. Anghel, F. Krummenacher, R. Gillon, A. Baguenier, B. Desoete, S. Frere, A. M. Ionescu, and M. Declercq, "A Compact DC and AC Model for Circuit Simulation of High Voltage VDMOS Transistor," in *IEEE International Symposium on Quality Electronic Design (ISQED)*, (San Jose, CA, USA), pp. 109–114, March 27-29 2006. 2.2.5
- [131] Y. S. Chauhan, C. Anghel, F. Krummenacher, A. M. Ionescu, M. Declercq, R. Gillon, S. Frere, and B. Desoete, "A Highly Scalable High Voltage MOS-FET Model," in *IEEE European Solid-State Device Research Conference* (*ESSDERC*), (Montreux, Switzerland), pp. 270–273, September 19-21 2006. 2.2.5
- [132] A. Bazigos, F. Krummenacher, J.-M. Sallese, M. Bucher, E. Seebacher, W. Posch, K. Molnar, and M. Tang, "RF Compact Modeling of High-Voltage MOSFETs," *IETE Journal of Research*, vol. 58, no. 3, pp. 214–221, 2012. 2.2.5, 2.2.5, 4.3.3, 4.3.3.2
- [133] F. Klaasen, "On the Influence of Hot Carrier Effects on the Thermal Noise of Field-Effect Transistors," *IEEE Transactions on Electron Devices*, vol. 17, no. 10, pp. 858–862, 1970. 3.3.1
- [134] C. H. Chen and M. Deen, "Channel Noise Modeling of Deep Submicron MOSFETs," *IEEE Transactions on Electron Devices*, vol. 49, no. 8, pp. 1484– 1487, 2002. 3.3.1, 3.4.1
- [135] A. J. Scholten, L. Tiemeijer, R. Langevelde, R. Havens, A. T. A. Z. van Duijhoven, and C. Venezia, "Noise Modeling for RF CMOS Circuit Simulation," *IEEE Transactions on Electron Devices*, vol. 50, no. 3, pp. 618–632, 2003. 3.3.1, 3.4.1
- [136] C. Fiegna, "Analysis of Gate Shot Noise in MOSFETs with Ultrathin Gate Oxides," *IEEE Electron Device Letters*, vol. 24, no. 2, pp. 108–110, 2003.
   3.3.2

- [137] S. Machlup, "Noise in Semiconductors: Spectrum of a Two-Parameter Random Signal," *Journal of Applied Physics*, vol. 25, pp. 341–343, March 1954. 3.3.3, 3.4.3.1
- [138] M. J. Uren, D. J. Day, and M. J. Kirton, "1/f and Random Telegraph Noise in Silicon Metal Oxide Semiconductor Field - Effect Transistors," *Applied Physics Letters*, vol. 47, pp. 1195–1197, 1985. 3.3.3
- [139] I. Bloom and Y. Nemirovsky, "1/f Noise Reduction of Metal-Oxide-Semiconductor Transistors by Cycling from Inversion to Accumulaton," *Applied Physics Letters*, vol. 58, no. 2, p. 1664, 1991. 3.3.3, 3.4.3.1, 5.1
- [140] B. Dierickx and E. Simoen, "The Decrease of Random Telegraph Signal Noise in Metal - Oxide - Semiconductor Field Effect Transistors when Cycled from Inversion to Accumulation," *Applied Physics Letters*, vol. 71, no. 2028, pp. 2028–2029, 1992. 3.3.3
- [141] E. Simoen and C. Claeys, "The Low Frequency Noise Behaviour of Silicon on - Insulator Technologies," *Solid State Electronics*, vol. 39, no. 7, pp. 949– 960, 1995. 3.3.3
- [142] R. F. Pierret, Semiconductor Device Fundamentals. Addison Wesley, 2 revised ed edition ed., April 1996. 3.3.3
- [143] L. K. J. Vandamme, D. Sodini, and Z. Gingl, "On the Anomalous Behavior of the Relative Amplitude of RTS Noise," *Solid State Electronics*, vol. 42, no. 6, pp. 901–905, 1997. 3.3.3
- [144] A. P. van der Wel, E. A. M. Klumperink, E. Hoekstra, and B. Nauta, "Relating Random Telegraph Signal Noise in Metal - Oxide - Semiconductor Transistors to Interface Trap Energy Distribution," *Applied Physics Letters*, vol. 87, pp. 183507–1–183507–3, 2005. 3.3.3, 3.4.3.1, 5.1
- [145] J. Chang, A. A. Abidi, and Y. R. Viswanathan, "Flicker Noise in CMOS Transistors from Subthreshold to Strong Inversion at Various Temperatures," *IEEE Transactions on Electron Devices*, vol. 41, no. 11, pp. 1965–1971, 1994. 3.3.4, 3.4.8
- [146] F. M. Klaassen and J. Prins, "Thermal Noise of MOS Transistors," in *Philips Res. Repts*, vol. 22, pp. 505–514, October 1967. 3.4.1
- [147] R. van Langevelde, J. C. J. Paasschens, A. J. Scholten, R. Havens, L. F. Tiemeijer, and D. B. M. Klaassen, "New Compact Model for Induced Gate Current Noise," in *IEEE International Electron Devices Meeting (IEDM)*, (Washington, DC, USA), pp. 867–870, December 8-10 2003. 3.4.1

- [148] J. C. J. Paasschens, A. J. Scholten, and R. van Langevelde, "Generalisations of the Klaassen-Prins Equation for Calculating the Noise of Semiconductor Devices," *IEEE Transactions on Electron Devices*, vol. 52, no. 11, pp. 2463– 2472, 2005. 3.4.1
- [149] G. Knoblinger, P. Klein, and M. Tiebout, "A New Model for Thermal Channel Noise of Deep-Submicron MOSFETS and its Application in RF-CMOS Design," *IEEE Journal of Solid-State Circuits*, vol. 36, no. 5, pp. 831–837, 2001. 3.4.1
- [150] S. Asgaran, M. J. Deen, and C. H. Chen, "Analytical Modeling of MOSFETs Channel Noise and Noise Parameters," *IEEE Transactions on Electron Devices*, vol. 51, no. 12, pp. 2109–2114, 2004. 3.4.1
- [151] J. S. Goo, C. H. Choi, F. Danneville, E. Morifuji, H. S. Momose, Z. Yu, H. Iwai, T. H. Lee, and R. W. Dutton, "An Accurate and Efficient High Frequency Noise Simulation Technique for Deep Submicron MOSFETs," *IEEE Transactions on Electron Devices*, vol. 47, no. 12, pp. 2410–2419, 2000. 3.4.1
- [152] K. Han, H. Shin, and K. Lee, "Analytical Drain Thermal Noise Current Model Valid for Deep Submicron MOSFETs," *IEEE Transactions on Electron Devices*, vol. 51, no. 2, pp. 261–269, 2004. 3.4.1
- [153] S. Christensson, L. Lundstrom, and C. Svensson, "Low Frequency Noise in MOS Transistors - I Theory," *Solid State Electronics*, vol. 11, no. 9, pp. 797– 812, 1968. 3.4.3.1, 3.4.3.2, 3.4.3.2
- [154] S. T. Hsu, D. J. Fitzgerald, and A. Grove, "Surface-State Related 1/f Noise in PN Junctions and MOS Transistor," *Applied Physics Letters*, vol. 12, pp. 287– 289, 1968. 3.4.3.1, 3.4.3.1
- [155] F. Berz, "Theory of Low-Frequency Noise in Si MOSTs," Solid State Electronics, vol. 13, no. 5, pp. 631–647, 1970. 3.4.3.1
- [156] S. Hsu, "Surface State Related 1/f Noise in MOS Transistors," Solid State Electronics, vol. 13, no. 11, pp. 1451–1459, 1970. 3.4.3.1
- [157] H. Fu and C. Sah, "Theory and Experiments on Surface 1/f Noise," *IEEE Transactions on Electron Devices*, vol. 19, no. 2, pp. 273–285, 1972. 3.4.3.1, 3.4.3.1
- [158] Z. C. Butler and C. Sah, "Study of 1/f Noise in N-MOSFETs: Linear Region," *IEEE Transactions on Electron Devices*, vol. 32, no. 12, pp. 2797–2802, 1985. 3.4.3.1

- [159] A. L. McWhorter, "1/f Noise and Germanium Surface Properties," *Semiconductor Surface Physics*, 1957. 3.4.3.1, 3.4.3.1, 3.4.3.2, 3.4.3.2, 4.3.3, 4.3.3.2, 5.1
- [160] P. Fang, K.Hung, P. K. Ko, and C. Hu, "Hot Electron Induced Traps Studied through the Random Telegraph Noise," *IEEE Electron Device Letters*, vol. 12, no. 6, pp. 273–275, 1991. 3.4.3.1
- [161] N. V. Amarasinghe, Z. C. Butler, and P. Vasina, "Characterization of Oxide Traps in 0.15 um2 MOSFETs Using Random Telegraph Signals," *Microelectronics Reliability*, vol. 40, no. 11, pp. 1875–1881, 2000. 3.4.3.1
- [162] G. Ghibaudo and T. Boutchacha, "Electrical Noise and RTS Fluctuations in Advanced CMOS Devices," *Microelectronics Reliability*, vol. 42, no. 4-5, pp. 573–582, 2002. 3.4.3.1, 3.4.3.1, 5.1, A.2
- [163] C. Leyris, F. Martinez, A. Hoffman, M. Valenza, and J. C. Videuil, "N-MOSFET Oxide Trap Characterization Induced by Nitridation Process Using RTS Noise Analysis," *Microelectronics Reliability*, vol. 47, no. 1, pp. 41–45, 2006. 3.4.3.1
- [164] C. Leyris, F. Martinez, A. Hoffman, M. Valenza, and J. C. Videuil, "Random Telegraph Signal: A Sensitive and Nondestructive Tool for Gate Oxide Single Trap Characterization," *Microelectronics Reliability*, vol. 47, no. 4-5, pp. 573– 576, 2007. 3.4.3.1
- [165] Z. C. Butler, P. Vasina, and N. Vibhavie, "A Method for Locating Position of Oxide Traps Responsible for Random Telegtaph Signals in Submicron MOS-FETs," *IEEE Transactions on Electron Devices*, vol. 47, no. 3, pp. 646–648, 2000. 3.4.3.1
- [166] G. Abowitz, E. Arnold, and E. A. Leventhal, "Surface State and 1/f Noise in MOS Transistors," *IEEE Transactions on Electron Devices*, vol. 14, no. 11, pp. 775–777, 1967. 3.4.3.1
- [167] F. M. Klaassen, "Characterization of Low 1/f Noise in MOS Transistors," *IEEE Transactions on Electron Devices*, vol. 18, no. 10, pp. 887–891, 1971. 3.4.3.1
- [168] H. Mikoshiba, "1/f Noise in N-Channel Silicon Gate Transistors," *IEEE Transactions on Electron Devices*, vol. 29, no. 6, pp. 965–970, 1982. 3.4.3.1, 3.4.3.2
- [169] H. E. Maes, S. Usmani, and G. Groeseneken, "Corellation between 1/f Noise and Interface State Density at the Fermi Level in the Field Effect Transistor," *Applied Physics Letters*, vol. 57, p. 4811, 1985. 3.4.3.1

- [170] G. Reimbold, "Modified 1/f Trapping Noise Theory and Experiments in MOS Transistors Biased from Weak to Strong Inversion Influence on Interface States," *IEEE Transactions on Electron Devices*, vol. 31, no. 9, pp. 1190–1198, 1984. 3.4.3.1, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2
- [171] R. Jayaraman and C. G. Sodini, "A 1/f Noise Technique to Extract the Oxide Trap Density near the Conduction Band Edge of Silicon," *IEEE Transactions* on *Electron Devices*, vol. 36, no. 9, pp. 1773–1782, 1989. 3.4.3.1
- [172] A. der Ziel, "Unified Presentation of 1/f Noise in Electron Devices: Fundamental 1/f Noise Sources," *Proceedings I*, vol. 76, no. 3, pp. 233–255, 1988. 3.4.3.2, 4.3.5
- [173] K. Hung, P. Ko, C. Hu, and Y. Cheng, "A Unified Model for the Flicker Noise in Metal-Oxide-Semiconductor Field-Effect Transistors," *IEEE Transactions* on *Electron Devices*, vol. 37, no. 3, pp. 654–665, 1990. 3.4.3.2, 3.4.3.2, 4.2, 4.3.5
- [174] K. Hung, P. Ko, C. Hu, and Y. Cheng, "A Physics-Based MOSFET Noise Model for Circuit Simulators," *IEEE Transactions on Electron Devices*, vol. 37, no. 5, pp. 1323–1333, 1990. 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2
- [175] A. S. Roy, C. C. Enz, and J. M. Sallese, "Noise Modeling Methodologies in the Presence of Mobility Degradation and their Equivalence," *IEEE Transactions on Electron Devices*, vol. 53, no. 2, pp. 348–355, 2006. 3.4.3.2
- [176] G. Ghibaudo, "A Simple Derivation of Reimbold's Drain Current Spectrum Formula for Flicker Noise in MOSFETs," *Solid State Electronics*, vol. 30, no. 10, pp. 1037–1038, 1987. 3.4.3.2, 3.4.3.2, 3.4.8, 4.3.5
- [177] G. Ghibaudo, "On the Theory of Carrier Number Fuctuations in MOS Devices," *Solid State Electronics*, vol. 32, no. 7, pp. 563–565, 1989. 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.5.1, 4.3.5.2
- [178] I. M. Hafez, G. Ghibaudo, and F. Balestra, "A Study of Flicker Noise in MOS Transistors Operated at Room and Liquid Helium Temperatures," *Solid State Electronics*, vol. 33, no. 12, pp. 1525–1529, 1990. 3.4.3.2
- [179] S. Martin, G. Li, H. Guan, and S. D. Souza, "A BSIM3-Based Flat-Band Voltage Perturbation Model for RTS and 1/f Noise," *IEEE Electron Device Letters*, vol. 21, no. 1, pp. 30–33, 2000. 3.4.3.2, 3.4.3.2
- [180] M. J. Deen and O. Marinov, "Effect of Forward and Reverse Substrate Biasing on Low-Frequency Noise in Silicon PMOSFETs," *IEEE Transactions on Electron Devices*, vol. 49, no. 5, pp. 409–413, 2002. 3.4.3.2

- [181] A. Mercha, E. Simoen, and C. Claeys, "Impact of the High Vertical Electric Field on Low-Frequency Noise in Thin-Gate Oxide MOSFETs," *IEEE Transactions on Electron Devices*, vol. 50, no. 12, pp. 2520–2527, 2003. 3.4.3.2
- [182] J. Jomaah and F. Balestra, "Low-Frequency Noise in Advanced CMOS/SOI Devices," *IEEE Proceedings Circuits Devices Systems*, vol. 151, no. 2, pp. 111–117, 2004. 3.4.3.2, 3.4.3.2
- [183] S. C. Sun and J. D. Plummer, "Electron Mobility in Inversion and Accumulation Layers on Thermal Oxidized Silicon Structures," *IEEE Transactions on Electron Devices*, vol. 27, no. 8, pp. 1497–1508, 1980. 3.4.3.2, 3.4.3.2
- [184] G.Ghibaudo, O. Roux, C. Nguyen-Duc, F.Balestra, and J. Brini, "Improved Analysis of Low Frequency Noise in Field-Effect MOS Transistors," *Physics State Sol.* (*a*), vol. 124, no. 2, pp. 571–581, 1991. 3.4.3.2, 3.4.3.2, 3.4.3.2, 3.4.3.2, 4.3.5, 4.3.5.1, 4.3.5.2
- [185] G. Ghibaudo, "Low Frequency Noise and Fluctuations in Advanced CMOS Devices," in Symposium of Fluctuations and Noise - Noise in Devices and Circuits, (Santa Fe, USA), pp. 16–28, June 2003. 3.4.3.2, 3.4.3.2
- [186] R. Kolarova, T. Skotnicki, and J. A. Chroboczek, "Low Frequency Noise in Thin Gate Oxide MOSFETs," *Microelectronics Reliability*, vol. 41, no. 4, pp. 579–585, 2001. 3.4.3.2, 3.4.3.2, 4.3.3.3, 4.3.5, 4.3.5.1, 4.3.5.2
- [187] E. Ioannidis, C. A. Dimitriadis, S. Haendler, R. A. Bianchi, J. Jomaah, and G. Ghibaudo, "Improved Analysis and Modeling of Low - Frequency Noise in Nanoscale MOSFETs," *Solid State Electronics*, vol. 76, pp. 54–59, October 2012. 3.4.3.2
- [188] F. N. Hooge, "1/f Noise," *Physica*, vol. 83B, pp. 14–23, 1976. 3.4.4, 4.3.3, 4.3.3.2, 5.1
- [189] F. N. Hooge, "1f Noise Sources," *IEEE Transactions on Electron Devices*, vol. 41, no. 11, pp. 1926–1935, 1994. 3.4.4, 5.1
- [190] L. K. J. Vandamme and F. N. Hooge, "What Do We Certainly Know About 1/f Noise in MOSTs," *IEEE Transactions on Electron Devices*, vol. 55, no. 11, pp. 3070–3085, 2008. 3.4.4, 5.1
- [191] X. Li and L. K. J. Vandamme, "1/f Noise in Series Resistance of LDD MOSTs," *Solid State Electronics*, vol. 35, no. 10, pp. 1471–1475, 1992. 3.4.5
- [192] X. Li and L. K. J. Vandamme, "An Explanation of 1/f Noise in LDD MOS-FETs from the Ohmic Region to Saturation," *Solid State Electronics*, vol. 36, no. 11, pp. 1515–1521, 1993. 3.4.5
- [193] M. I. Mahmud, Z. C. Butler, P. Hao, and B. Amey, "Low Frequency Noise and Stress - Induced Degradation in LDMOS," in 21st Int. Conf. on Noise and Fluctuations (ICNF), (Toronto, Canada), pp. 352–355, June 12-16 2011. 4.1, 4.2, 4.3.3, 4.3.5, 4.4
- [194] M. I. Mahmud, Z. C. Butler, P. Srinivasan, and B. Amey, "Effect of Stress - Induced Degradation in LDMOS 1/f Noise Characteristics," *IEEE Electron Device Letters*, vol. 33, no. 1, pp. 107–109, 2012. 4.1, 4.2, 4.3.3, 4.3.5, 4.4
- [195] A. A. Dikshit, V. Subramanian, S. J. Pandharpure, S. Sirohi, and T. J. Letavic, "Influence of Drift region on the 1/f noise in LDMOS," in *Proceedings of the 24th International Symposium on Power Semiconductor Devices and ICs* (*ISPSD*), (Bruges, Belgium), pp. 315–318, 3-7 June 2012. 4.1, 4.2, 4.3.3, 4.3.3.2, 4.3.4, 4.3.4.2, 4.3.5, 4.4
- [196] M. I. Mahmud, Z. C. Butler, P. Hao, P. Srinivasan, F. Hou, B. Amey, S. Pendharkar, X. Cheng, and W. Huang, "Correlation of 1/f Noise and High - Voltage - Stress - Induced Degradation in LDMOS," in 2012 IEEE International Reliability Physics Symposium (IRPS), (Anaheim, California, USA), pp. XT. 4.1–XT. 4.6, 15–19 April 2012. 4.1, 4.2, 4.3.3
- [197] M. I. Mahmud, Z. C. Butler, X. Cheng, and W. Huang, "Experimental Analysis of DC and Noise Parameter Degradation in n-Channel Reduced Surface Field (RESURF) LDMOS Transistors," in *Proceedings of the 24th International Symposium on Power Semiconductor Devices and ICs (ISPSD)*, (Bruges, Bgium), pp. 311–314, June 3-7 2012. 4.1, 4.2, 4.3.3
- [198] M. I. Mahmud, Z. C. Butler, P. Hao, P. Srinivasan, F. Hou, X. Cheng, B. Amey, and S. Pendharkar, "A Physics-Based Analytical 1/f Noise Model for RESURF LDMOS Transistors," *IEEE Transactions on Electron Devices*, vol. 60, no. 2, pp. 677–683, 2013. 4.1, 4.2, 4.3.3, 4.3.4, 4.3.5, 4.4
- [199] K. Fellas, N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Simple 1/f Noise Paramter Extraction Method for High-Voltage MOSFETs," in 29th International Conference on Microelectronics (MIEL 2014), (Belgrade, Serbia), pp. 89–92, May 12-15 2014. 4.1, 4.3.1, 4.3.5, 4.3.5.1, 4.3.5.1, 4.3.5.1, 4.3.5.1, 4.3.5.1, 4.3.5.2, 4.3.5.2, 4.3.5.2, 4.4, 6
- [200] B. Carter, OP AMP Noise Theory and Application. No. SLOA082, Dallas: Texas Instruments, 2008. 4.3.2
- [201] J. Williams, "Composite Amplifiers," tech. rep., Linear Technology Corp. Milpitas, 1986. 4.3.2
- [202] M. Knaipp, G. Rohrer, R. Minixhofer, and E. Seebacher, "Investigations on the High Current Behavior of Lateral Diffused High - Voltage Transistors,"

*IEEE Transactions on Electron Devices*, vol. 51, no. 10, pp. 1711–1720, 2004. 4.3.3.2

- [203] W. Grabinski and T. Gneiting, Power/HV MOS Devices Compact Modeling. Springer-Verlag, 2010. 4.3.3.2
- [204] A. Bazigos, M. Bucher, J. Assenmacher, S. Decker, W. Grabinski, and Y. Papananos, "An Adjusted Constant - Current Method to Determine Saturated and Linear Mode Threshold Voltage of MOSFETs," *IEEE Transactions on Electron Devices*, vol. 58, no. 11, pp. 3751–3758, 2011. 4.3.5.1, 4.3.5.1, 4.3.5.2, 4.3.5.2
- [205] G. Ghibaudo, O. R. dit Biusson, and J. Brini, "Impact of Scaling down on Low-Frequency Noise in Silicon MOS Transistors," *Physics State Sol. (a)*, vol. 132, no. 2, pp. 501–507, 1992. 5.1, 5.3.3.2
- [206] G. Ghibaudo and O. R. dit Buisson, "Low-Frequency Fluctuations in Scaleddown CMOS Devices Status and Trends," in *IEEE European Solid-State Device research Conference (ESSDERC)*, (Hague, Netherlands), pp. 693–700, September 11-15 1994. 5.1, 5.3.3.2, A.2
- [207] R. Brederlow, W. Weber, D. Schmitt-Landsiedel, and R. Thewes, "Fluctuations of the Low Frequency Noise of MOS Transistors and their Modeling in Analog and RF-Circuits," in *IEDM Tech. Digest.*, (Washington, DC, USA), pp. 159–162, December 5-8 1999. 5.1, 5.2, 5.3.3.3
- [208] G. I. Wirth, J. Koh, R. Silva, R. Thewes, and R. Brederlow, "Modeling of Statistical Low Frequency Noise of Deep Submicron MOSFETs," *IEEE Transactions on Electron Devices*, vol. 52, no. 7, pp. 1576–1578, 2005. 5.1, 5.2, 5.3.3.2, 5.3.3.3, 5.3.3.3, A.2
- [209] M. Erturk, T. Xia, and W. F. Clark, "Gate Voltage Dependence of MOSFET 1/f Noise Statistics," *IEEE Electron Device Letters*, vol. 28, no. 9, pp. 812– 814, 2007. 5.1, 5.2, 5.3.2, 5.3.3.2, 5.3.3.3, A.2
- [210] H. Tuinhout and A. Z. Duijnhoven, "Evaluation of 1/f Noise Variability in the Subthreshold Region of MOSFETs," in *International Conference on Microelectronic Test Structures (ICMTS)*, (Osaka, Japan), pp. 87–92, March 25-28 2013. 5.1, 5.3.3.3, A.2
- [211] M. Banaszeski, H. Tuinhout, A. Z. Duijnhoven, G. Wirth, and A. Scholten, "A Physics-Based RTN Variability Model for MOSFETs," in *IEDM Tech. Digest.*, (San Francisco, CA, USA), pp. 35.2.1–35.2.4, December 15-17 2014.
  5.1, 5.2, 5.3.2, 5.3.3.2, 5.3.3.2, 5.3.3.3, 5.3.3.3, 5.3.3.3, 5.3.3.3, 5.4, 6, A.2

- [212] T. H. Morshed, M. V. Dunga, J. Zhang, D. D. Lu, A. M. Niknejad, and C. Hu, "Compact Modeling of Flicker Noise Variability in Small Size MOSFETs," in *IEDM Tech. Digest.*, (Baltimore, MD, USA), pp. 719–722, December 7-9 2009. 5.2, 5.3.3.3, A.2
- [213] D. Lopez, S. Haendler, C. Leyris, G. Bidal, and G. Ghibaudo, "Low Frequency Noise Investigation and Noise Variability Analysis in High-k/Metal Gate 32-nm CMOS Transistors," *IEEE Transactions on Electron Devices*, vol. 58, no. 8, pp. 2310–2316, 2011. 5.2, 5.3.3.3, A.2, A.2
- [214] E. G. Ioannidis, S. Haendler, A. Bajolet, T. Pahron, N. Planes, F. Arnaud, R. A. Bianchi, M. Haond, D. Golanski, J. Rosa, C. Fenuillet-Beranger, C. A. Dimitriadis, and G. Ghibaudo, "Low Frequency Noise Variability in high-K/Metal Gate Stack 28nm Bulk and FD-SOI CMOS Transistors," in *IEDM Tech. Digest.*, pp. 18.6.1–18.6.4, December 5-7 2011. 5.2, 5.3.3.3
- [215] E. G. Ioannidis, S. Haendler, A. Bajolet, J. Rossa, J. P. Manceau, C. A. Dimitriadis, and G. Ghibaudo, "Evolution of Low Frequency Noise and Noise Variability through CMOS Bulk Technology Nodes," in 22nd Int. Conf on Noise and Fluctuations (ICNF), (Montpellier, France), June 24-28 2013. 5.2, 5.3.3.3, A.2, A.2
- [216] E. G. Ioannidis, S. Haendler, C. G. Theodorou, S. Lasserre, C. A. Dimitriadis, and G. Ghibaudo, "Evolution of Low Frequency Noise and Noise Variability through CMOS Bulk Technology Nodes from 0.5um down to 20nm," *Solid State Electronics*, vol. 95, pp. 28–31, May 2014. 5.2, 5.3.3.3, A.2, A.2
- [217] B. Yu, J. Yonemura, Z. Wu, J.-S. Goo, C. Thuruthiyil, and A. Icel, "Modeling Local Variation of Low-Frequency Noise in MOSFETs via Sum of Lognormal Random Variables," in *IEEE Custom Integrated Circuits Conference (CICC)*, (San Jose, CA, USA), pp. 449–452, September 19-21 2011. 5.2
- [218] C. G. Theodorou, E. G. Ioannidis, S. Haendler, E. Josse, C. A. Dimitriadis, and G. Ghibaudo, "Low Frequency Noise Variability in Ultra Scaled FD-SOI n-MOSFETs: Dependence on Gate Bias, Frequency and Temperature," *Solid State Electronics*, vol. 117, pp. 88–93, March 2016. 5.2

# **Curriculum Vitae**

# Nikolaos Mavredakis

| Date of Birth | 11 May 1981                    |
|---------------|--------------------------------|
| Nationality   | Greek                          |
| E-mail        | nmavredakis@isc.tuc.gr         |
| Telephone     | +30-6940251344, +30-2821037269 |
| Address       | Sfakiwn 61, Chania, Greece     |

# Objective

To obtain a Postdoctoral position in the broader field of micro- and nanoelectronic devices, circuits and systems, in order to apply and broaden my research expertise.

# Summary

I was born in Chania, Crete, Greece in 1981. I obtained the Diploma in Electronic and Computer Engineering, the M.Sc. degree and the Ph.D. from the School of Electronic & Computer Engineering, Technical University of Crete, Chania, Greece, in 2006, 2010, and 2016, respectively. The subject of my Ph.D. thesis is "Statistical charge-based modeling of 1/f noise in standard and high-voltage MOS transistors". I have participated in a number of European (FP7) as well as National R&D projects, as well as industry-funded projects. I have been an invited researcher with ams, Austria (2010-2011) and with AdMOS, Germany (2012). I have been a member of the EKV3 advanced MOSFET compact model development team since 2010. I am currently a research associate with the School of Electronic & Computer Engineering, Technical University of Crete, Chania, Greece, with emphasis on noise characterization and compact modeling of micro-/nanoelectronic devices. I have authored or co-authored 15 articles in peer reviewed scientific journals and conferences.

| 2010-2016 | Semiconductor Researcher, School of Electronic & Computer Engineering, Technical University of Crete                                |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------|
| 2006-2016 | Teaching Assistant (Electronics II, Analog CMOS Design), School of Electronic & Computer Engineering, Technical University of Crete |
| 2012      | Internship with ADMOS GmbH, Frickenhausen, Germany (2 months)                                                                       |
| 2010-2011 | Internship with Austriamicrosystems AG, Unterpremstätten, Austria (12 months)                                                       |
|           |                                                                                                                                     |

#### Education

| 2010–2016 | Ph.D. School of Electronic & Computer Engineering, Technical University of Crete.<br>Thesis: "Statistical Charge-Based Modeling of 1/f Noise in Standard and High-<br>Voltage MOS Transistors" |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2006–2010 | MSc. School of Electronic & Computer Engineering, Technical University of Crete.<br>Thesis: "1/f Noise Characterization in Advanced CMOS Technologies"                                         |
| 1999-2006 | M. Eng. School of Electronic & Computer Engineering, Technical University of Crete. Grade: 7.56/10                                                                                             |

# **Technical & Computer Skills**

|                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TECHNICAL SKIL   | <ul> <li>LS: Characterization and compact modeling of standard CMOS, multigate CMOS, HV-MOS technologies</li> <li>Extraction of complete EKV2.6, EKV3, BSIM4, BSIM6 models in projects with industry (EM Microelectronic-Marin SA, Austriamicrosystems AG, AdMOS, Toshiba)</li> <li>Specialist in implementation of compact models in Verilog-A On-wafer measurements - DC, CV, Low Frequency Noise and RF setup and measurements</li> </ul> |  |
| COMPUTER SKIL    | LS: Experienced user of ICCAP, Cadence and ADS                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Research project | 5                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 2011–2013        | NANOsympraxis, Multigate MOSFET nanotransistors: compact models for current<br>and noise – development of automated design tools for nanoelectronics, "Synergasia<br>2009" Project Nr. 09 $\Sigma$ TN-42-998, General Secretariat of Research and Technology<br>(GSRT). Duration: 2011 – 2014                                                                                                                                                |  |
| 2011–2013        | NexGenMiliWave, Next Generation Millimeter Wave Backhaul Radio, "Corallia"<br>Hellenic Technology Cluster Initiative in Microelectronics, Phase 2,<br>Project Nr. MIKPO2-ΣE-B/E-II. Duration: 2009 – 2013                                                                                                                                                                                                                                    |  |
| 2010-2012        | COMON, COmpact MOdelling Network, FP7-PEOPLE-2007-3-1-IAPP, Grant Nr. 218255, Marie Curie Industry Academia Partnership & Pathways, of the European Community. Duration: Dec. 2008 – Nov. 2012                                                                                                                                                                                                                                               |  |
| 2013-2014        | EKV3.0 and EKV2.6 MOST modeling in ALP018D: EM 0.18 $\mu$ m CMOS process with embedded FLASH (EM MICROELECTRONIC SA 5)                                                                                                                                                                                                                                                                                                                       |  |

| Language Skills | SA 11)                                                                                                                        |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------|
| 2016            | TRONIC SA 10)<br>Development of new mismatch model in subthreshold (EM MICROELECTRONIC                                        |
| 2015            | EKV3.0 MOST modelling for EM 0.11µm-logic CMOS process (EM MICROELEC-                                                         |
| 2015            | STD.LV NMOST LFN characterization 110nm CMOS (EM MICROELECTRONIC SA 9)                                                        |
| 2014-2015       | Noise characterization of native, circular and buried channel MOSTs in EM $0.18 \mu m$ CMOS process (EM MICROELECTRONIC SA 8) |

# Personal Interests

Sports (Playing volleyball in a team for about 20 years) Music, Cinema

### Publications Journals

- 1. N. Mavredakis, N. Makris, P. Habas, and M. Bucher, "Charge-Based Compact Model for Bias-Dependent Variability of 1/f Noise in MOSFETs," submitted to *IEEE Trans. Electron Devices*, 2016.
- N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Methodology for 1/f Noise Parameter Extraction for High Voltage MOSFETs," *Solid State Electronics*, Vol. 103, pp 202-208, January 2015.
- A. Antonopoulos, M. Bucher, K. Papathanasiou, N. Makris, N. Mavredakis, R. K. Sharma, P. Sakalas, M. Schroter, "Modeling of High Frequency Noise of Silicon MOS Transistors for RFIC Design," *International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, special issue on Modeling of high-frequency silicon transistors*, Vol. 27, Issue 506, pp 802-811, 2014.
- A. Antonopoulos, M. Bucher, K. Papathanasiou, N. Mavredakis, N. Makris, R. K. Sharma, P. Sakalas, M. Schroter, "CMOS Small-Signal and Thermal Noise Modeling at High Frequencies," *IEEE Trans. Electron Devices*, Vol. 60, No. 11, pp. 3726-3733, November 2013.
- N. Mavredakis, M. Bucher, R. Friedrich, A. Bazigos, F. Krummenacher, J. M. Sallese, T. Gneiting, W. Pflanzl, and E. Seebacher, "Measurements and Compact Modeling of 1/f Noise in HV-MOSFETs," *IEEE Trans. Electron Devices*, Vol. 60, No. 2, pp 670-676, February 2013.

# Conferences

- 1. N. Mavredakis, and M. Bucher, "Compact Model for Variability of Low Frequency Noise due to Number Fluctuation Effect" to be presented in *46th Europ. Solid-State Device Res. Conf. (ESSDERC)*, Lausanne, Switzerland, September 12-15, 2016.
- N. Mavredakis, W. Pflanzl, E. Seebacher, T. Gneiting, and M. Bucher, "Analysis of Drain Bias Dependence of 1/f Noise in HV-MOSFETs," in 23rd Int. Conf. on Noise and Fluctuations (ICNF), Xian, China, June 2-6, 2015.
- 3. N. Mavredakis, P. Habas, A. Acovic, R. Meyer, and M. Bucher, "Variability of Low Frequency Noise in Moderately-Sized MOSFETs a Model for the Area and Gate Voltage-Dependence," in 23rd Int. Conf. on Noise and Fluctuations (ICNF), Xian, China, June 2-6, 2015.
- 4. K. Fellas, N. Mavredakis, W. Pflanzl, E. Seebacher, and M. Bucher, "Simple 1/f Noise Parameter Extraction Method for High-Voltage MOSFETs," in 29th Int. Conf. on Microelectronics (MIEL 2014), pp. 89-92, Belgrade, Serbia, May 12-15, 2014.
- R.K. Sharma, A. Antonopoulos, N. Mavredakis, M. Bucher, "Impact of Design Engineering on RF linearity and Noise Performance of Nanoscale DG SOI MOSFETs," in 14th Int. Conf. on Ultimate Integration of Silicon, (ULIS 2013), pp 145-148, Warwick, UK, March 19-21, 2013.
- R.K. Sharma, A. Antonopoulos, N. Mavredakis, M. Bucher, "Analog/RF Figures of Merit of Advanced DG MOSFETs," in 8th Caribbean Conf. on Devices, Circuits and Systems, (ICCDCS 2012), pp 1-4, Mexico, March 14-17, 2012.
- N. Mavredakis, A. Antonopoulos, and M. Bucher, "Measurement and Modeling of 1/f Noise in 180nm NMOS and PMOS Devices," in *Proc. 5th European Conf. on Circuits* & Systems for Communications (ECCSC), pp. 86-89, Belgrade, Serbia, November 23-25, 2010.
- N. Mavredakis, A. Antonopoulos, and M. Bucher, "Bias Dependence of Low Frequency Noise in 90nm CMOS," in *Proc. NSTI-Nanotech/Microtech*, vol. 2, pp. 805-808, Anaheim, California, June 21-25, 2010.
- A. Antonopoulos, N. Mavredakis, N. Makris, M. Bucher, "System level analysis of a direct-conversion WiMAX receiver at 5.3GHz and corresponding mixer design," in 15th Int. Conf. on Mixed Design of Integrated Circ & Syst. (MIXDES 2008), pp. 291-296, Poznan, Poland, June 19-21 2008.
- N. Mavredakis, and M. Bucher, "Inversion-Level Based Design of a 5.5GHz RF CMOS Low-Noise Amplifier," in 13th IEEE Int. Conf. on Electronics, Circ. & Syst. (ICECS 2006), pp 74-77, Nice, France, December 10-13, 2006.