## Memory System Evaluation for Disaggregated Cloud Data Centers

by

Andreas E. Andronikakis

#### A DIPLOMA THESIS

submitted to

Technical University of Crete



Presented May 8, 2017

## This thesis is dedicated to my parents.

For their endless love, support and encouragement.

#### ABSTRACT

In our time, there is a plethora of highly demanding computational work and of major scientific research and applications. Various ways of compressing production costs for the above operations are also sought. There can be found a variety of efforts to meet the above-mentioned needs such as those that promote the automation of production, those which, more generally, seek to reduce operating costs, but simpler and less effective are those that seek to reduce non-functional costs. Such a practice and prospect could include the development of cloud computing and, more specifically of cloud servers, which is a necessary infrastructure for cloud computing services to work.

Their ease of use, scalability, low cost, and reliability are some of the most important reasons for deploying cloud computing, cloud servers and their respective service providers. One element to be highlighted is the need for a high-standard memory in terms of performance and size. The existing architecture of Cloud Data Centers is characterized by high energy consumption and a great waste of resources (mainly memory).

This thesis refers to estimating the memory of cloud data centers with disaggregated (or disintegrated) servers, ie servers whose components and/or resources are in separate sub-assemblies, regarding their physical location. This type of servers is being researched over the past years, and its advantages and disadvantages are examined. This Disaggregated Architecture System aims to change the traditional way of organizing a Data Center by proposing a more flexible and software-modulated integration around blocks, the Pooled Disaggregated Resources, as opposed to traditional unification around from the mainboard. The purpose of this diploma thesis is to study and develop a unified (modular) memory simulation tool of the above architecture, driven by the execution of an application, the **DiMEM Simulator** (DIsaggregated MEMory System Simulator). This simulator was implemented to approximate the behavior of standard Cloud application workloads in Shared Architecture Memory. The tool combines the Intel Pin Framework, where this diploma focuses, with the DRAMSim2 memory simulator.

The subject of this thesis is the study of the Dynamic Binary Instrumentation, the understanding of Cache levels and their simulation methods, the implementation of the Disaggregated Architecture Memory simulation, and experimentation with various parameters. The results presented approximate the overall behavior of a Memory System of a Disaggregated Cloud Data Center.

### TABLE OF CONTENTS

|   |                                                                                                                                                  | Ī   | Page     |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|
| 1 | Introduction                                                                                                                                     |     | 1        |
|   | 1.1 Thesis Contributions                                                                                                                         |     | 4        |
|   | 1.2 Thesis Outline                                                                                                                               |     | 5        |
| 2 | Theoretical Background                                                                                                                           |     | 7        |
|   | 2.1 Instrumentation                                                                                                                              |     | 8        |
|   | 2.1.1 Source Instrumentation $\dots \dots \dots$ | • • | 9        |
|   | 2.1.2 Binary Instrumentation                                                                                                                     | • • | 9<br>10  |
|   | 2.1.5 Dynamic instrumentation                                                                                                                    | • • | 10       |
|   | 2.2. Intel PIN · A Dynamic Binary Instrumentation Tool                                                                                           |     | 13       |
|   | 2.2 Disaggragated Architecture                                                                                                                   | ••• | 18       |
|   | 2.3 Disaggregated Architecture                                                                                                                   | ••• | 10       |
|   | 2.3.2 Replace electrons with photons                                                                                                             |     | 20       |
|   |                                                                                                                                                  |     |          |
| 3 | Related Work                                                                                                                                     |     | 23       |
| 4 | Implementation of DiMEM Simulator                                                                                                                |     | 26       |
|   | 4.1 Front-End of DiMEM Simulator: Instrumentation stage                                                                                          |     | 26       |
|   | 4.1.1 Functional simulation of TLB and cache hierarchy using P                                                                                   | [N  | 26       |
|   | 4.1.2 Instrumentation Function                                                                                                                   |     | 31       |
|   | 4.1.3 Analysis Functions                                                                                                                         | • • | 33       |
|   | 4.1.4 Instrumentation Output                                                                                                                     | • • | 36       |
|   | 4.1.5 Multithreading Functionality                                                                                                               | • • | 38<br>41 |
|   | 4.1.0 Hyperimeaning Functionality                                                                                                                | • • | 41       |
|   | 4.2 Back-End of DIMEM Simulator: Simulation stage                                                                                                |     | 42       |
| 5 | Evaluation and Experimental Results                                                                                                              |     | 43       |
|   | 5.1 Evaluation                                                                                                                                   |     | 43       |
|   | 5.1.1 CPU Metrics                                                                                                                                |     | 43       |
|   | 5.1.2 DRAM Metrics                                                                                                                               |     | 45       |
|   | 5.1.3 Cloud Benchmarks                                                                                                                           | • • | 46       |
|   | 5.2 Experimental Process                                                                                                                         |     | 48       |
|   | 5.2.1 Data Caching Profiling and Utilization                                                                                                     |     | 50       |
|   | 5.2.2 Simulation Scenarios                                                                                                                       | • • | 51       |
|   | 5.3 Experimental Results                                                                                                                         |     | 52       |

## TABLE OF CONTENTS (Continued)

|                              |                      | Page |
|------------------------------|----------------------|------|
| 5.3.1 Dense Data Caching E   | experimental Results | . 53 |
| 6 Conclusion and Future Work |                      | . 69 |
| 6.1 Conclusion               |                      | . 69 |
| 6.2 Future Work              |                      | . 71 |
| Appendices                   |                      | . 73 |
| A Some useful codes          |                      | . 74 |
| B Simulation output          |                      | . 86 |

## LIST OF FIGURES

| Figure | Pa                                                                                        | ge |
|--------|-------------------------------------------------------------------------------------------|----|
| 1.1    | Whole System Abstract Figure                                                              | 4  |
| 2.1    | This diagram depicts a scheme pertaining to the dynamic type (DBI).                       | 10 |
| 2.2    | DBI Frameworks                                                                            | 11 |
| 2.3    | This diagram depicts a scheme pertaining to the dynamic type (DBI).                       | 13 |
| 2.4    | The architecture of Pin                                                                   | 14 |
| 2.5    | 1 Trace, 2 BBLs, 6 instructions                                                           | 17 |
| 2.6    | Architectural differences between server-centric and resource-centric datacenters.        | 18 |
| 2.7    | Block Diagram of high-level dReDBox Rack-scale architecture $\ . \ .$                     | 20 |
| 2.8    | Disaggregated data center interconnect requirements (Courtesy of The Optical Society) [7] | 21 |
| 4.1    | The DiMEM Simulator Logo.                                                                 | 26 |
| 4.2    | Cache hierarchy of the K8 core in the AMD Athlon 64 CPU                                   | 27 |
| 4.3    | An example of a Multicore cache hierarchy                                                 | 29 |
| 4.4    | local.hpp File Reference                                                                  | 30 |
| 4.5    | Front-End Diagram                                                                         | 31 |
| 4.6    | Analysis Function                                                                         | 33 |
| 5.1    | DataCaching Power8 workload analysis                                                      | 51 |
| 5.2    | Power 8 DataCaching 2GB Results                                                           | 54 |
| 5.3    | Cortex-A53 DataCaching 2GB Results                                                        | 55 |
| 5.4    | Cortex-A57 DataCaching 2GB Results                                                        | 56 |
| 5.5    | Power 8 DataCaching 4GB Results                                                           | 57 |
| 5.6    | Cortex-A53 DataCaching 4GB Results                                                        | 58 |
| 5.7    | Cortex-A57 DataCaching 4GB Results                                                        | 59 |

## LIST OF FIGURES (Continued)

| Figure |                                     | P | age |
|--------|-------------------------------------|---|-----|
| 5.8    | Power 8 DataCaching 8GB Results     |   | 60  |
| 5.9    | Cortex-A53 DataCaching 8GB Results  |   | 61  |
| 5.10   | Cortex-A57 DataCaching 8GB Results  |   | 62  |
| 5.11   | Power 8 DataCaching 16GB Results    |   | 63  |
| 5.12   | Cortex-A53 DataCaching 16GB Results |   | 64  |
| 5.13   | Cortex-A57 DataCaching 16GB Results |   | 65  |
| 5.14   | Power 8 DataCaching 32GB Results    |   | 66  |
| 5.15   | Cortex-A53 DataCaching 32GB Results | • | 67  |
| 5.16   | Cortex-A57 DataCaching 32GB Results | • | 68  |

## LIST OF TABLES

| Table |                                                                       | P | age |
|-------|-----------------------------------------------------------------------|---|-----|
| 4.1   | Multithreading example                                                | • | 41  |
| 5.1   | CPU table 1                                                           |   | 44  |
| 5.2   | ARM Cortex-A53 Cache Metrics                                          |   | 44  |
| 5.3   | ARM Cortex-A57 Cache Metrics                                          |   | 44  |
| 5.4   | IBM Power8 Cache Metrics                                              |   | 44  |
| 5.5   | DRAM Metrics - Modified DDR4 Micron 1G 16B x4 sg083E $\ .$            |   | 45  |
| 5.6   | Nanosecond to Memory Cycles Disaggregated Latency Correspon-<br>dence |   | 52  |

## CHAPTER

## Introduction

"We believe we're moving out of the Ice Age, the Iron Age, the Industrial Age, the Information Age, to the participation age. (...) You are participating on the Internet, not just viewing stuff. We build the infrastructure that goes in the data center that facilitates the participation age."

— Scott McNealy, former CEO, Sun Microsystems

Cloud computing is where software applications, data storage and processing capacity are accessed from a cloud of online resources. This permits individual users to access their data and applications from any device, as well as, allowing organizations to reduce their capital costs by producing software and hardware as a utility service[9]. Cloud computing is closely associated with Web 2.0.

These times, as was in the past, organizations, institutes, even legal entities engage in the business and production sector, looking for various ways to boost output, improve productivity and compress production costs. One can find diverse efforts, such as those that promote the automation of production; in general, they seek to reduce operating costs, but being simpler and with less impact than those that seek to reduce non-recurring costs. The development of cloud computing could be included in such a producting practice and perspective, as well as, more specifically, cloud servers, which consist a necessary infrastructure enabling one to operate the cloud computer services. This is a booming field that has attracted providers like Microsoft and Amazon, which have developed Microsoft Azure and Amazon Web Services (AWS), respectively. The main services offered are the IaaS (Infrastructure as a Service), PaaS (Platform as a Service), SaaS (Software as a Service), i.e. infrastructure services, platform and software[4].

One issue that arises is the specific booming and growth causes in cloud computing over the past years, with greater emphasis on those from 2009 onwards. The thesis will list and analyze some of the most fundamental ones below[4]:

- 1. Ease of use; in contrast to the "more traditional" software development environments, the cloud servers provide a range of user interface tools which make development codes much easier and "comfortable". Such user interface tools are the CLI and web CLI, the web UI, various API and IDE.
- 2. Scalability; scalability is defined as "the ability of the system for easy extension by adding more machines, and vice versa, without influencing the existing setup." This advantage is related to the action and to the capacity that the cloud server services have, in terms of cost. (i.e. all services normally charge pay-as-you-go, which correspond exactly to the type and temporal extent of provision of selected services).
- 3. Business or organizational risk; the cloud computing is considered to ,greatly , reduce the risk that a company assumes based or heavily using Information Technology (IT), as long as the appropriate infrastructure nary

fixed costs of the business, due to the coverage of the need for computing infrastructure through the cloud.

- 4. Cost; as mentioned above, similar service providers through cloud servers correspond exactly to the demand required by each specific customer, while the burden is only on the basis of accurate computational power and time use of specific computing resources. Given that, the potential for cloud computing services to the type, quantity and time, required one need to be of no capital expense texture but only of functional. At the same time, there is no need for maintenance of servers or software, and therefore thus, the total cost of the organization or undertaking is reduced.
- 5. Reliability; is a key element that justifies the development of cloud computing and, for some, it is a primary key element. What is indicated in these cases is that storing data in a portable storage medium such as a USB Stick disk or CD / DVD is a less reliable solution than storing them in a cloud computing service, such as, for example, Rapidshare, Mega or the Dropbox.

All the above explains the development of cloud computing, the cloud server and the respective service providers. One point that should be emphasized in this introduction is the need for a high standard memory. An explanation given to the urgency of the existence of this element from the inside to the lowest extent is that Cloud Computing services (IaaS) meet virtual memory services, as well. But an even more important issue has to do with the fact that cloud computing services are memory intensive. In other words, such an architecture (and amount) of memory is required, which permits the expansion of services to a sufficient degree for each customer. This implies that the important advantage of scalability is based on such adequacy of memory in all species. The same applies to the cache, the channels and broadband[9].

#### 1.1 Thesis Contributions

This thesis relates to the judgment of the memory of cloud data centers with disaggregated (or disintegrated) servers, in other words servers whose ingredients or resources are in separate -concerning the physical location- subsystems[17, 32, 16, 23]. This type of servers has been under research lately, and the advantages and disadvantages are presented. The reason for using cloud computing is that it offers a better exploitation of the resources. In chapter 2 of this thesis, we will make extensive reference to the theoretical background of that architecture.

In this thesis the design and implementation of a complete Memory System Simulator is presented, as well as, the memory system evaluation of disaggregated cloud data centers.

The complete design of the Memory System Simulator, was carried out in co-operation with Orion Papadakis [26]. That includes the Instrumentation of a binary executable, its Analysis, the Generation of its Memory Trace, the Simula-



Figure 1.1: Whole System Abstract Figure.

tion of that Trace and the Exertion of Final Results. The Simulator was based on DRAMSim2[28], a Cycle Accurate Memory System Simulator for modelling and simulation, as the back-end, while the front-end driver was developed from scratch.

The current thesis focuses on the front-end driver of our Simulator. In order to implement that, we have created a tool, using Intel's PIN[27, 22], a dynamic binary instrumentation framework. Our PINtool simulates the functionality of all Cache and TLB levels (of a given CPU-model) and generates a Trace File with all RAM Accesses, including their Type of Access(Read/Write) and their Clock Cycle. That Trace File is necessary for the back-end of the Simulator, which was implemented by Orion Papadakis. To achieve the pairing between front-end and back-end, DRAMSim2 was included, as a library on our PINtool, in order to export the final .10g file with the Simulation Results.

Our Simulator has been designed to be used on Disaggregated Cloud Servers, in order to, effectively, draw conclusions about their Memory Usage on different scenarios, by changing the Disaggregated/Local Memory Percentage.

#### 1.2 Thesis Outline

In Chapter 2 we provide the theoretical background needed in order for the reader to comprehend the need of an efficient Cloud Computing Memory System and also the way to do the Instrumentation. All four forms of Instrumentation, and their combinations, are presented and so is the Intel PIN framework, the tool used for the Cloud Server's Instrumentation. Finally, we present the theoretical background of the Disaggregated Architectures. In Chapter 3 of this thesis, we present the related work done in the field of Memory Simulation, using Instrumentation tools, as well as, research about Disaggregated Cloud Data Centers. In Chapter 4 we present the complete Design of our Simulator, describing, in detail, all steps of it.

Consequently, Chapter 5 contains the results derived from the Simulations made by our tool. We have used Cloudsuite Benchmarks, for our Simulations, in order to evaluate the performance and efficiency of the cloud services to be assessed, also considering some different Disaggregated Architectures. Finally, Chapter 6 concludes the thesis and provides comments for possible future work. In Appendix A the reader will find some useful codes that refer to different points of the thesis.

## CHAPTER 2

## Theoretical Background

This thesis identifies three specific restrictive elements concerning Cloud Computing; three restrictions which are imported because of the way current data centers are built. These are [17]:

- The proportionality of the resources of the entire system follows that of the mainboard (basic building block). Thus, it is not possible to focus on certain elements that are crucial priorities, such as memory, so each system upgrades should involve all elements, as they existed in its first manufacturing and assembly.
- There is inadequate allocation of computing resources because of their concentration in one spot and their endorsement as a compact whole. The computational processing resources (CPU cores) can be fully exploited, while, conversely, utilizing only a relatively small amount of memory. Concentration of the cloud server components in a system thereby, leads to a fragmentation and great inefficiencies of their resources.
- Even when a single cloud server component is upgraded, the entire system of the server board is affected. Conversely, a disaggregated cloud server's

#### 2. THEORETICAL BACKGROUND

component could, with great discretion, be upgraded.

In order to solve these problems, the disaggregation or disintegration (fragmentation) of cloud servers was invented[17, 20, 21, 32]. However, as mentioned above, there are some critical elements of cloud computing necessary to operate with completeness in the above objectives. The prerequisite to do this is the installation and operation of specific control methods in the code source and binary form. One of these ways will be analyzed in all its forms in this chapter. Specifically, four of the main types of "orchestration code" as it is often called, will be referred to. These are binary, source, dynamic and static instrumentation code.

#### 2.1 Instrumentation

The instrumentation is a specific term used to denote the process and technique of use and adding a control code that interferes with an intercalary way in a program or the programming environment, in order to monitor or modify any program behavior[8]. This technique proves very useful nowadays, since there are a number of problems associated with the development of a code, which can, then, be identified and eliminated. Thus, some of the objectives of the instrumentation code can be:

- Gathering metrics code values.
- Automated debugging code.
- Detection (of other) error code.
- Memory Leak Detection.

The general form of the process of instrumentation of the code also includes some basic steps applicable to all sub. These are:

- 1. Determination of the points where the instrumentation will be implemented.
- 2. Introduction and implementation of specific form of the instrumentation code.
- 3. Taking up the control of the program (compiler / linker, etc.).
- 4. Saving the program execution parameters.
- 5. Execution of the Control Code (instrumentation).
- 6. Restoration of the pre-existing program execution parameters.
- 7. Returning the control to the main program.

#### 2.1.1 Source Instrumentation

The first type of instrumentation code to which we will refer to, is the source code instrumentation[11]. The special feature of this format is that instrumentation applies to the source code, which is written and performed at the level used in this codes programming language.

#### 2.1.2 Binary Instrumentation

Binary (or bytecode) instrumentation has to do with the binary code[2]. That is, its basic difference, regarding the other types of instrumentation and especially source instrumentation, is that it refers to the microprogramming/assembly form of the code, somewhere between the source and the machine code and, in fact, one level above the latter. The binary instrumentation which is often used, is the dynamic binary instrumentation, but there is the static one as well[5]. The diagram below depicts a scheme pertaining to the dynamic type (DBI) (Figure 2.3).



Figure 2.1: This diagram depicts a scheme pertaining to the dynamic type (DBI).

We will refer to DBI, as well as to the additional aforementioned terms, in the subsequent paragraphs.

#### 2.1.3 Dynamic Instrumentation

Dynamic instrumentation is a more specific technique which is an important and very frequently used element within the broader framework of instrumentation techniques. Binary instrumentation is the most usual context of binary instrumentation, thus formulating dynamic binary instrumentation or Dynamic Binary Instrumentation (DBI). The most distinctive characteristic of DBI is that the instrumentation process takes place shortly before it is executed. As a consequence, recompilation or re-linking of the code is not indispensable, as in the static one, as will be seen in the forthcoming paragraph. This concept is named as Just In Time or JIT[5]. The code is actually attached to processes already being executed, hence the DBI code is considered to be injected into the whole code corpus. DBI is implemented by tools such as PIN[27, 22], DynamoRIO[3, 30], DynInst[29] and Valgrind[24].

| Frameworks | OS                            | Arch                                 | Modes      | Features                                      |
|------------|-------------------------------|--------------------------------------|------------|-----------------------------------------------|
| PIN        | Linux,<br>Windows,<br>MacOS   | x86, x86-64,<br>Itanium, ARM         | JIT, Probe | Attach mode                                   |
| DynamoRIO  | Linux,<br>Windows             | x86, x86-64                          | JIT, Probe | Runtime<br>optimization                       |
| DynInst    | Linux,<br>FreeBSD,<br>Windows | x86, x86-64,<br>ppc32, ARM,<br>PPC64 | Probe      | Static & Dynamic<br>binary<br>instrumentation |
| Valgrind   | Linux, MacOS                  | x86, x86-64,<br>ppc32, ARM,<br>PPC64 | TIL        | IR-VEX,<br>Heavyweight DBA<br>tools           |

Figure 2.2: DBI Frameworks.

There are two kinds of DBI tools in all:

- Instrumentation code parts. The instrumentation parts are injected just before a specific instruction which exists for the first time and defines the place that instrumentation is implemented.
- Analysis code parts. The analysis code parts are inserted each time an instruction is met and define the specific instrumentation functionalities which are to be implemented in the code.

#### 2. THEORETICAL BACKGROUND

*Pros*  $\mathcal{C}$  *Cons:* start-up times are much slower and the demand of memory usage is increased as each method body has to be reallocated. The same applies to the CPU load to instrument on the fly.

Dynamic analysis implies capability to administer code which is generated in a dynamic or self-modifying manner.

#### 2.1.4 Static Instrumentation

Static instrumentation appears, as the dynamic one, in the context of binary instrumentation. Thus, static binary instrumentation has got certain attributes according to which it functions. The basic elements which differentiate it from the dynamic type is that there are additional parts of code which are included beforehand (not "Just In Time"), namely a segment and data. An other difference is that the instrumentation occurs before even the program starts running. Furthermore, the header may be edited, as the following image indicates. The important thing is that the probes are baked inside the binary. This can be done in two ways:

First by having the compiler put the probes in.[15] Second, by what is called post link instrumentation. This gives immediate access to all the methods and instruments included in the binary and makes all the necessary changes.

*Pros*  $\mathcal{C}$  *Cons:* This approach accomplishes much faster start-up times, since the images are loaded in to memory are the image that run.



Figure 2.3: This diagram depicts a scheme pertaining to the dynamic type (DBI).

#### 2.2 Intel PIN : A Dynamic Binary Instrumentation Tool

Pin is a framework for dynamic binary instrumentation[27, 22]. It supports the Android, Linux, OS X and Windows operating systems and executables for the IA-32, Intel(R) 64 and Intel(R) Many Integrated Core architectures.

The functionality of this framework is the insertion of an arbitrary code (written in C or C++) in arbitrary places in the executable. While the executable is running, the code is added dynamically, something that also makes the attachment of the Pin to an already running process, possible.

"Pin provides a rich API that abstracts away the underlying instruction set idiosyncrasies and allows context information such as register contents to be passed to the injected code as parameters. Pin automatically saves and restores the registers that are overwritten by the injected code so the application continues to work. Limited access to symbol and debug information is available as well." as described



Figure 2.4: The architecture of Pin.

in the Intel PIN's user's manual. It is a proprietary software. However it is freely available for persons or entities using it to non-commercial ends.

Some of the advantages of Pin Instrumentation, as they have, already, been described, are the following:

- Easy-to-use Instrumentation; Uses dynamic instrumentation. (Does not need source code, recompilation, post-linking)
- **Programmable Instrumentation**; Provides rich APIs to write in C/C++ your own instrumentation tools.
- Multiplatform; Supports x86, x86-64, Itanium, Xscale. Supports Linux, Windows, MacOS

- **Robust**; Instruments real-life applications: Database, web browsers, Instruments multithreaded applications, Supports signals
- Efficient; Applies compiler optimizations on instrumentation code

Pin includes the source code for a large number of example instrumentation tools, like basic block profilers, cache simulators, instruction trace generators, etc. It is easy to derive new tools using the examples as a template.

The PIN engine uses the so-called PIN tools, for example an Instruction Counting Tool. The two main components of a Pin tool are: **instrumentation** and **analysis** routines:

- The *Instrumentation routine's* role is to insert calls to user defined analysis routines, by utilizing the rich API provided by Pin. These calls are inserted at arbitrary points in the application instruction stream. The basic characteristics of an application to instrument, are defined by the instrumentation routines.
- Analysis routines are called by the instrumentation routines at application run time.

For example, a user can write an instrumentation routine that instruments every instruction executed by an application via the Pin API [4]. This Pintool can count the total number of dynamic instructions executed by the program, once the instrumentation routine sets up a call to the user-defined analysis routine DoCount() (which increments a counter)

Moreover, Intel's PIN provides further advanced features, helpful in a variety of microarchitecture studies. For example, pintools can:

- profile the dynamic or static distribution of instructions executed by a given application.
- acquire effective addresses of all memory instructions executed.
- determine the outcomes of branch instructions and their associated branch targets.
- change architectural state of registers.

All the above information provides users with customizable Pintools which model branch predictors, simple performance models and cache simulators.

Some of the basic arguments through which it is determined how instrumentation is carried out, are the following:

- IPOINT\_BEFORE: a call is inserted before an instruction or a routine.
- IPOINT\_AFTER: a call is inserted at the final paths of an instruction or a routine.
- IPOINT\_ANYWHERE: an instrumentation call is made anywhere within the additional code corpus(that is, in a trace the PIN callback-function or a bbl).
- IPOINT\_TAKEN\_BRANCH: an instrumentation call is inserted on the taken edge of a branch, given that all the proper alterations are made.

An example code which includes such an argument is the following:

```
void Instruction(INS ins, void *v)
{
INS_InsertCall(ins, IPOINT_BEFORE,
(AFUNPTR)docount, IARG_END);
}
```

Listing 2.1: An example of Instruction() function

Let it be noted here, that the PIN is initiated through the use of the following instruction: PIN\_Init(argc, argv); Subsequently, in order to perform the instrumentation for the next instruction encountered, PIN uses the elements analyzed below:

- 1. The Function by the name Instruction().
- 2. The function INS\_InsertCall(). This function takes, among others, the arguments' values specified above, as acceptable values for its second argument.
- The function Fini(). This function is called when the application is about to exit the program .

Instrumentation in PIN can be done at three different granularities [27, 22]:

- 1. Instruction
- 2. Basic block
  - A sequence of instructions terminated at a control-flow changing instruction

| sub | \$0xff, %edx |
|-----|--------------|
| cmp | %esi, %edx   |
| jle | <l1></l1>    |
| mov | \$0x1, %edi  |
| add | \$0x10, %eax |
| jmp | <l2></l2>    |

Figure 2.5: 1 Trace, 2 BBLs, 6 instructions

• Single entry, single exit

#### 3. Trace

- A sequence of basic blocks terminated at an unconditional control-flow changing instruction
- Single entry, multiple exits

Every PIN tool performs different tasks to the instructions of the instrumented program, and for every task there is a different function which implements it. For example, the functions docount() or printip() are utilized, in order to perform instruction counting or related IP printing. The same rules apply to the rest of the PIN tools of the PIN engine.

#### 2.3 Disaggregated Architecture

Disaggregated architecture is, as stated earlier, an answer provided to the challenges of our times concerning computing in general and cloud computing in specific, as well as drawbacks which are presented by systems developed nowadays. These drawbacks and challenges are enumerated and presented in a comprehensive way by Katrinis et al.)[17]



Figure 2.6: Architectural differences between server-centric and resource-centric datacenters.

#### 2.3.1 Disaggregated System Design

Disaggregation, by definition, means "separation into components". Disaggregated (or disintegrated) systems are systems which have components spread across several physical locations. These systems are in a position to address certain issues of paramount importance, such as scalability and (modular) heterogeneity [12]. This type of architecture seems to introduce certain new challenges, such as, the need to diminish a new overhead which appears, due to new forms of latency, which show up in the architecture. However, it is the advantages of this architecture that outweigh its disadvantages. One of the main goals of disintegrated architectures is to promote and elevate the utilization degree of each component of a server or data center. Such components are the ones pertaining to memory, (central, graphical etc.) processing units, acceleration and storage units. It has been noted that due to the integration of all these components into concrete computing units and servers, there can be a massive -larger than 50%- underutilization. Every upgrade, on the other hand, has to see these systems as a whole. Disintegration reverses this process, which ceases to exist; it offers a much greater degree of flexibility, so that the redundancy of systems hardware and the associated costs are significantly lowered in a cost-effective way.

Especially, it is the memory quantity, quality and cost that have, long, been a difficult problem to process and solve. As described above, it is especially the cloud computing applications which are memory-intensive, thus they require a more centered approach. It seems that the disintegrated architecture is able to tackle this issue in a very efficient way. The issues solved[12] are the ones described above, through the separate management and upgrade of each component.



Figure 2.7: Block Diagram of high-level dReDBox Rack-scale architecture

Technologies used here are buffers-on-board, hierarchical buffers and disintegrated, master and slave controllers. All these innovative technologies contribute, as a whole, to the complete and efficient partitioning of the memory controllers. It is notable that this string of ideas was taken into careful consideration by the developers of an innovative project called dReDBox[17], which was funded by the EC (European Commission). This project seems to place a great emphasis on the virtual memory management aspect of the disintegration process, as it implements physical and logical attachments of remote memory. This emphasis is explained by what has been mentioned in this, as well as previous paragraphs of this thesis.

#### 2.3.2 Replace electrons with photons

Though disaggregation has many pros, we must keep in mind that using discrete resource pools means developing interconnections previously included on the server motherboard. Beyond doubt, PC-board electrical interconnections have almost excelled physically and electronically. The answer may lie in the science of photonics. Photonics are defined as "a research field whose goal is to use light to perform functions that traditionally fell within the typical domain of electronics such as telecommunications and information processing."

Photons are already used to disseminate traffic from data center racks to the rest of the digital world. Researchers are finding ways to replace electrical signals all the way to the processor silicon, which raises the question of the use of fiberoptic runs to interconnect the resource pools.

The members of OSA (The Optical Society)Industry Development Associates and the Center for Integrated Access Networks when the organizations hosted a workshop focused on how photonics may facilitate data-center disaggregation[7]. The workshop also attempted to find the way optics can enable a migration to disaggregation, describe the appearance the photonics-enabled disaggregated data

|                     | On-Board                   | Backplane/<br>Intra-Rack | Intra-Datacenter/<br>Inter-Rack          | Inter-<br>Datacenter                              |
|---------------------|----------------------------|--------------------------|------------------------------------------|---------------------------------------------------|
| Function            | CPU-CPU bus,<br>memory bus | Memory bus               | Peripheral bus<br>(to flash/hard drives) | Peripheral bus<br>(virtualized job<br>processing) |
| Link distance/reach | .1-1 m                     | 1-5 m                    | 5m-1 km                                  | 1-100 km                                          |
| Bus bandwidth       | 320 Gbps/CPU               | 800 Gbps/CPU             | 128 Gbps/device                          | 1 Tbps                                            |
| Latency             | 10 ns                      | 10-50 ns                 | 1-10 µs                                  | 10-300 µs                                         |
| Power               | 20W/CPU                    | 20W/CPU                  | 140W/rack unit                           | 250W/rack unit                                    |
| Energy (pJ/bit)     | 1                          | 25                       | 35                                       | 100                                               |
| Footprint           | 1 cm <sup>2</sup>          | 10 cm <sup>2</sup>       | 10 cm <sup>2</sup>                       | 1 rack unit                                       |
| Bandwidth density   | 320 Gbps/cm <sup>2</sup>   | 80 Gbps/cm <sup>2</sup>  | 4 Tbps/RU                                | 500 Gbps/RU                                       |
| Cost (per Gbps)     | \$0.1                      | \$0.2 to \$0.5           | \$1                                      |                                                   |
| Cost per BW-reach   | \$0.3/Gbps-m               | \$0.17/Gbps-m            | <\$0.2 Gbps-m                            |                                                   |

Source: OIDA (2015). RU = Rack unit. CPU = Central processing unit.

Figure 2.8: Disaggregated data center interconnect requirements (Courtesy of The Optical Society) [7]

center and the performance metrics/requirements essential to photonics in disaggregated data centers

Disaggregation offers improved efficiency and increased capacity, but the benefits are limited by the cost and performance of the photonic interconnections. Latency requirements, in particular, impose hard limits on distances over which certain resources can be disaggregated.

The workshop attendees were optimistic about fiber-optic interconnects replacing electrical cables everywhere except on the rack shelf. Optics will out compete electrical interconnects for links that enable disaggregation if optics can hit the metrics of cost, performance, and size. The above table (Figure 2.8) lists the aforementioned metrics.

# CHAPTER 3

## Related Work

This thesis is related to projects which span several different topics, from instrumentation implementation to disaggregated (disintegrated) cloud servers discourses. Regarding the programming work which was carried out in this thesis, there are a lot of similarities with certain projects. We will refer to the most important one below, which, in a way, inspired the whole thesis.

This thesis is based on the PIN project, released by Intel in 2012[27, 22]. PIN uses, as has been mentioned above, instrumentation and analysis routines and is very popular, as well as very broadly used in scientific studies and publications(40.000 users, 400 scientific citations). The PIN project is the one from which this dissertation has derived a great deal of elements, as well as its fundamental notions and inspiration.

The work named "Ramulator: A Fast and Extensible DRAM Simulator" [18] is one similar to ours, fundamentally in terms of its DRAM usage and simulator. The authors contribute their own version of a DRAM simulator, which emphasizes strongly on the concept of extensibility. Ramulator is based on a modular design, thus promoting scalability, and supports several DRAM standards, such as DDR3/4 and LPDDR3/4. Ramulator also uses a hierarchical design of nodes (state machines). The authors conclude that such a simulator could facilitate memory-related research.

Finally, regarding the disaggregated (disintegrated) server or data-center part, we will refer here to a similar research, conducted by Han et al[12]. The authors examine disaggregated data centers, where resources such as memory, storage and communication resources are built up as separate groups of resources of the same kind. This type of data centers brings about, as the authors deduce, not only a greater level of modularity but an improved efficiency and performance, as well. Nevertheless, they stress that a make-or-break factor will be the network which, due to its structure, will have to be the host of the new disaggregated servers.

Many research efforts have focused on disaggregated memory with the aim to enable scaling of memory and processing resources at independent growth paces. Lim *et al.*[20, 21] presents the "memory blade" as an architectural approach to introduce flexibility in memory capacity expansion for an ensemble of blade servers. The authors explore memory-swapped and block-access remote access solutions and address software- and system-level implications by developing a software-based disaggregated memory prototype based on the Xen hypervisor. They find that mechanisms which minimize the hypervisor overhead are preferred in order to achieve low-latency remote memory accesses.

The dReDBox (disaggregated Recursive Datacenter in a Box)[17, 32, 16, 23] project tries to address the problem of fixed resource proportionality in nextgeneration, low-power data centers by proposing a paradigm shift toward finer resource allocation granularity, where the unit is the function block rather than the mainboard tray. This introduces various challenges at the system design level, requiring elastic hardware architectures, efficient software support and manage-
ment, and programmable interconnect. Hardware accelerators can be dynamically assigned to processing units to boost application performance, while high-speed, low-latency electrical and optical interconnect is a prerequisite for realizing the concept of data center disaggregation.

## $4_{\text{CHAPTER}}$

## Implementation of DiMEM Simulator

### 4.1 Front-End of DiMEM Simulator: Instrumentation stage



The goal of this work is to simulate and evaluate a memory system of a Cloud Server. To achieve that, it was important to create the front-end driver of the DiMEM Simulator. This thesis focuses on the Functional Simulation of TLB and Cache hierarchy, as well as its use and exploita-

Figure 4.1: The DiMEM Simulator Logo.

tion for Main Memory Accesses Trace File generation. We have used an example Pintool for Memory Tracing, called *Allcache*[22]. Allcache is an ISA-portable PIN tool for functional simulation of instruction/data TLB and cache hierarchy. We have used it as a basic core to build our tool on it.

### 4.1.1 Functional simulation of TLB and cache hierarchy using PIN

First of all, we had to describe the TLB (Instruction TLB & Data TLB) and Cache hierarchy (L1, L2 etc, Private or Unified) in our PINtool. There are many different cache hierarchies, that depend on different architectures. On chapter 5, we will make extensive reference to the architectures we have chosen to simulate.



Figure 4.2: Cache hierarchy of the K8 core in the AMD Athlon 64 CPU.

### 4.1.1.1 Cache hierarchy

All memory references generated by a workload have to be captured and played through a cache model. By doing this the cache behavior of an application is simulated. To design the cache hierarchy in our tool, we have used a namespace for each cache level or TLB. In those namespaces we created a CACHE class, as defined on pin\_cache.H header file (see Appendix A). On that class we have defined some necessary features of the Cache level. Those features are:

- Cache Sets such as direct-mapped, FIFO replacement (round-robin), least-recently used (LRU) for Read Misses.
- Cache Allocation such as write-allocate or write-no-allocate for Write Misses.

### 4. IMPLEMENTATION OF DIMEM SIMULATOR

• Cache Base such as cache size, line size, associativity, max sets and max associativity.

The following code is an example of a Cache namespace:

```
1 namespace ITLB
2
 {
  // instruction TLB: 4 kB pages, 32 entries, fully associative
 const UINT32 lineSize = 4 * KILO;
  const UINT32 cacheSize = 32 * lineSize;
  const UINT32 associativity = 32;
6
  const CACHE_ALLOC::STORE_ALLOCATION allocation = CACHE_ALLOC::
     STORE_ALLOCATE;
  const UINT32 max_sets = cacheSize / (lineSize * associativity);
  const UINT32 max_associativity = associativity;
  typedef CACHE_ROUND_ROBIN(max_sets, max_associativity, allocation)
     CACHE;
12
 }
13 LOCALFUN ITLB::CACHE itlb("ITLB", ITLB::cacheSize, ITLB::lineSize,
     ITLB:: associativity );
```

Listing 4.1: namespace ITLB, with 4 kB pages, 32 entries, fully associative

### 4.1.1.2 Cache hierarchy for multicore

The future of high-performance and Cloud computing - as shown by the latest tendencies- will be defined by the performance of multi-core processors [1, 2, 3]; this resulting, in processor architects currently facing key design decisions in designing the memory hierarchy[13].

A Cache hierarchy, according to a modern multicore CPU, must follow the multicore structure's laws. To accomplish the actual parallel functionality, a processor's cache can not be completely shared, consequently, the existence of a private structure per core is, also, necessary. We can see an example of a Multicore cache hierarchy on Figure 4.3.



Figure 4.3: An example of a Multicore cache hierarchy

Allcache Pintool provides a single-core hierarchy example, as described above. In order to extend its functionality, for more than one cores, we had to render the Listing 4.1, as well as, all cache hierarchy namespaces, configurable. To accomplish that we had to insert a new Libraries package, in our code, the Boost C++ Libraries (*boost.org*). Those libraries are based on the standard libraries and they are used to promote the flexibility and efficiency of code [6]. We chose to use the local.hpp library, which has been made to enable us use MACROs in C++.

We need MACROs to make a configurable cache hierarchy for every core of the system. To do that, we had to change the following code:

```
LOCALFUN ITLB::CACHE itlb("ITLB", ITLB::cacheSize, ITLB::lineSize,
ITLB::associativity);
```

Listing 4.2: *ITLB::CACHE itlb()* for single-core

to make use of BOOST Libraries, as below:

```
extern ITLB::CACHE itlbs[CORENUM];
#define BOOST_PP_LOCAL_LIMITS (0, CORENUM - 1)
#define BOOST_PP_LOCAL_MACRO(n) \
ITLB::CACHE( "ITLB " #n, ITLB::cacheSize, ITLB::lineSize, ITLB::
associativity),
```



Figure 4.4: local.hpp File Reference

```
6
7
ITLB::CACHE itlbs[] =
8
4
9
#include "../../../boost_1_60_0/boost/preprocessor/iteration/detail/
10 local.hpp"
10
};
```

### Listing 4.3: *ITLB::CACHE itlb()* for multicore

We, finally, had to define the number of cores in our code, to make it fully customizable. So we also added in our code the following line:

```
\frac{1}{\text{#define CORENUM 4}}
```

Listing 4.4: Define the number of cores

CORE\_NUM not only is an argument that defines the number of Private Cache levels (see lines 1 & 3 of Listing 4.3), but it also serves in many other points of our pintool.

In general, the modern CPUs have, at least, one Unified/Shared Cache level following the Private ones. That is not a commitment and it depends on each architecture (e.g. ARM Cortex A-53 does not have any Unified Cache level).

### 4.1.2 Instrumentation Function

The Instrumentation Function of our pintool is the Instruction() call back function. It is defined as Instrumentation Function of the pintool, in the main() function making use of INS\_AddInstrumentFunction(Instruction, 0) API call.

```
LOCALFUN VOID Instruction (INS ins, VOID *v)
  {
2
      if (INS_IsMemoryRead(ins) && INS_IsStandardMemop(ins))
3
      {
4
          const UINT32 size = INS_MemoryReadSize(ins);
5
          const AFUNPTR countFun = (size <= 4 ? (AFUNPTR) MemRefSingle
6
      : (AFUNPTR) MemRefMulti);
7
          // only predicated-on memory instructions access D-cache
8
          INS_InsertPredicatedCall(
9
               ins, IPOINT_BEFORE, countFun,
               IARG_THREAD_ID,
11
              IARG_MEMORYREAD_EA,
12
              IARG_MEMORYREAD_SIZE,
13
               IARG_UINT32, CACHE_BASE:: ACCESS_TYPE_LOAD,
14
               IARG_UINT32, 'R',
               IARG_END);
      }
17
18
         (INS_IsMemoryWrite(ins) && INS_IsStandardMemop(ins))
      i f
19
      {
20
           const UINT32 size = INS_MemoryWriteSize(ins);
21
```



Figure 4.5: Front-End Diagram

| 22 | const AFUNPTR countFun = (size <= 4 ? (AFUNPTR) MemRefSingle |
|----|--------------------------------------------------------------|
|    | : (AFUNPTR) MemRefMulti);                                    |
| 23 |                                                              |
| 24 | // only predicated—on memory instructions access D—cache     |
| 25 | $INS_{InsertPredicatedCall($                                 |
| 26 | $ins$ , IPOINT_BEFORE, countFun,                             |
| 27 | IARG_THREAD_ID,                                              |
| 28 | IARG_MEMORYWRITE_EA,                                         |
| 29 | IARG_MEMORYWRITE_SIZE,                                       |
| 30 | $IARG_UINT32$ , $CACHE_BASE$ : $ACCESS_TYPE_STORE$ ,         |
| 31 | $\mathrm{IARG}_{-}\mathrm{UINT32}, \mathrm{'W'},$            |
| 32 | IARG.END);                                                   |
| 33 | }                                                            |
| 34 |                                                              |
| 35 | }                                                            |

Listing 4.5: Instrumentation Function

The Instrumentation Granularity we have used in our pintool, is the Instruction one, as we can see on the header of the Instrumentation Function (Listing 4.5). The functionality of Instrumentation Function is to check the memory operation existence (Read/Write), instruction following instruction. In case of a predicated Memory Read, it calls the suitable Analysis Function (before the instruction) passing through the following arguments: IARG\_THREAD\_ID, IARG\_MEMORYREAD\_EA, IARG\_MEMORYREAD\_SIZE, CACHE\_BASE::ACCESS\_TYPE\_LOAD, 'R' (access type flag). In case of a predicated Memory Write, the arguments are the following:

IARG\_THREAD\_ID, IARG\_MEMORYWRITE\_EA, IARG\_MEMORYWRITE\_SIZE,

CACHE\_BASE::ACCESS\_TYPE\_STORE, 'W' (access type flag). Our Pintool uses two Analysis Functions (MemRefSingle(), MemRefMulti()), as we can see above. Each one is appropriate for single or multiple memory operands instructions.

INS\_MemoryReadSize(ins) and INS\_MemoryWriteSize(ins) are used to determine the total Memory size, that instruction reads or writes. If the total Memory size is less than or equal to 4 bytes, the MemRefSingle() Analysis Function is chosen. Otherwise the MemRefMulti() Analysis Function is chosen.

### 4.1.3 Analysis Functions

MemRefSingle() and MemRefMulti() functions are the "Alpha and Omega" of our pintool. Their main functionality is to distinguish the Cache Misses from Cache Hits, in order to collect only the Main Memory Read/Write accesses. A Main Memory access occurs when the required data can not be found in Cache (last-level Cache Miss).

The Analysis Functions operate by checking from the upper cache level (L1) to the lower ones (L2, L3...), until they reach a cache hit or finally a last-level cache miss.

```
1 LOCALFUN UINT32 MemRefSingle(UINT32 threadid, ADDRINT addr, UINT32
size, CACHE_BASE::ACCESS_TYPE accessType, CHAR r)
2 {
3 BOOL Miss = false;
4 BOOL dl2Hit = false;
5 // DTLB
6 const BOOL dtlbHit = dtlbs.AccessSingleLine(addr, CACHE_BASE
7 // first level D-cache
```



Figure 4.6: Analysis Function

```
const BOOL dl1Hit = dl1s.AccessSingleLine(addr, accessType);
           // second level unified Cache
             ( ! dl1Hit)
           i f
           {
11
               dl2Hit = dl2s.Access(addr, size, accessType);
12
               if (! dl2Hit)
                     Miss = true;
           penalty = PenaltyCalc(dtlbHit, dl1Hit, dl2Hit);
16
           if (Miss)
           {
18
               RecordAtTable(threadid, addr, r, penalty, 'R');
20
               ram_count++;
           }
21
           else
22
           {
23
               RecordCachePenalty(threadid, penalty);
24
25
      return 0;
26
27
  }
```



In case of a last level miss, the RecordAtTable() function is called (see line 19 on Listing 4.6). That function stores an instance of the Main Memory Access Record (MMAR) structure, (Record() in our pintool), into the Record Buffer (recs() in our pintool). So, the Record Buffer (RB) is a vector that contains the MMAR instances. Furthermore, the MMAR structure models a main memory access, with the following fields: Thread id, Instruction Address, Read/Write flag, Cache Penalty, Cycle, Cache/RAM flag. An MMAR instance is created into the RecordAtTable() function, which uses its attributes to set the struct fields. Some MMAR fields (threadId, ip, r, cacheflags) are set directly from the corresponding function fields, unlike the penalty field which has to be calculated.

- 2 { //record at Buffer
  - recs[threadid % CORENUM].push\_back(Record());
  - recs[threadid % CORENUM][j[threadid % CORENUM]].threadid=
- threadid;

3

4

static VOID RecordAtTable(UINT32 threadid, ADDRINT ip, CHAR r, UINT32 penalty, CHAR cacheFlag)

| 5    | recs[threadid % CORENUM][j[threadid % CORENUM]].ip=ip;              |
|------|---------------------------------------------------------------------|
| 6    | recs[threadid % CORE.NUM][j[threadid % CORE.NUM]].r=r;              |
| 7    | recs[threadid % CORENUM][j[threadid % CORENUM]].penalty=penalty     |
|      | + cachePenalties [threadid % coreNUM];                              |
| 8    | <pre>recs[threadid % CORENUM][j[threadid % CORENUM]].cycle=0;</pre> |
| 9    | recs[threadid % CORENUM][j[threadid % CORENUM]].cacheFlag=          |
|      | $\operatorname{cacheFlag}$ ;                                        |
| 10   | j[threadid % CORE.NUM]++;                                           |
| 11   | cachePenalties[threadid % CORENUM] = 0;                             |
| 12 } |                                                                     |

Listing 4.7: RecordAtTable() with multithreading functionality

Between two Main Memory Accesses  $(MMAR_1, MMAR_2)$  which are stored in the RB, there have, actually, been much more -not stored- Cache Hits. These are useless for the Simulation, but their additive cache penalty is equal to the Cycles between MMAR<sub>1</sub> and MMAR<sub>2</sub>. This functionality has been achieved by inserting the RecordCachePenalty(threadid, penalty) in the Analysis Functions, to sum up each Cache Penalty, between two Cache Misses.

```
static VOID RecordCachePenalty(UINT32 threadid, UINT32 penalty)
{
    //keep the additive penalty
    cachePenalties[threadid % CORE.NUM]=cachePenalties[threadid %
    CORE.NUM] + penalty;
}
```

Listing 4.8: RecordCachePenalty() with multithreading functionality

The Record Buffer's Penalty is calculated by adding the additive cache penalty to the current penalty (see line 9 on Listing 4.7). The current Penalty is calculated by using the PenaltyCalc(dtlbHit, dl1Hit, dl2Hit) function.

7 }

### Listing 4.9: PenaltyCalc() function

PenaltyCalc() uses the following boolean attributes to calculate the Penalty of an Instruction: dtlbHit, dl1Hit, dl2Hit, ... in combination with the defined values of TLB\_PENALTY, L1\_PENALTY, L2\_PENALTY, ... (see Listing 4.9).

```
1 #define TLB_PENALTY 20
2 #define L1_PENALTY 3
3 #define L2_PENALTY 15
```

Listing 4.10: Cache Level Latencies and DTLB Miss Penalty #defines

### 4.1.4 Instrumentation Output

As described above, the back-end driver of our Simulator is DRAMSim2[28]. Tracedriven simulation is a popular technique for conducting memory performance studies. In standalone mode, DRAMSim2 can simulate Memory-System traces. A suitable trace file for DRAMSim2 has the following format:

```
      1
      0x7f64768732d0
      P_FETCH 1

      2
      0x7ffd16a5a538
      P_MEM_WR 8

      3
      0x7f6476876a40
      P_FETCH 12

      4
      0x7f6476a94e70
      P_MEM_RD 61

      5
      0x7f6476a95000
      P_MEM_RD 79
```

The first column indicates the Instruction's Virtual Address, the second one the Instruction's Type and the last column indicates the Cycle of each Instruction. To communicate the front-end driver, with the analogous one back-end, it is necessary for our pintool to generate the appropriate Trace Sequence.

Listing 4.11: A DRAMSim2 Trace File sample

### 4.1.4.1 Trace file

The functionality of writing into a Tracefile, has been added to our Simulator. To

achieve that, the following Command-line Switches have been added:

```
1 KNOB<string> KnobOutputFile(KNOB_MODE_WRITEONCE, "pintool", "o",
    "TraceFile.trc", "specify trace file name");
2 KNOB<BOOI> KnobValues(KNOB_MODE_WRITEONCE, "pintool", "values", "1",
    "Output memory values reads and written");
```

as well as, the following lines in the main() function:

```
1 TraceFile.open(KnobOutputFile.Value().c_str());
2 TraceFile.setf(ios::showbase);
```

Now, we had to load the Tracefile.trc like the three-column DRAMSim2

Tracefile format:

```
1 for (i=0;i<rec.size();i++)
  {
2
    if (rec[i].cacheFlag='R')
3
4
    {
      if (rec[i].r="'F')
6
      {
        TraceFile << hex << rec[i].ip << " " << "P_FETCH" << " " << dec
7
      << rec[i].penalty;
               TraceFile << endl;
8
           }
9
           else if (rec[i].r=='W')
10
           {
               TraceFile << hex << rec[i].ip << " " << "PMEMLWR" << " "
       << dec << rec[i].penalty;
               TraceFile << endl;
13
           }
14
           else
           {
               TraceFile << hex << rec[i].ip << " " << "P_MEM_RD" << " "
17
      << dec << rec[i].penalty;
               TraceFile << endl;
18
19
           ł
       }
20
21
```

Listing 4.12: Trace File generation code

### 4.1.4.2 Record Buffer

In the shared-library mode, DRAMSim2 exposes the basic functionality by creating a new object (MemorySystem) and by adding requests to that. There is no need for an external Tracefile, in the shared-library mode. The role of the Tracefile has been played by the Record Buffer (RB), as described above. In fact, RB is the source of the Tracefile.

### 4.1.5 Multithreading Functionality

Pin supports the instrumentation of multi-threaded applications, along with the single-threaded ones. The operating system controls the scheduling of different threads of the application. Pin charges each thread with a unique ID different from the native process ID assigned by the operating system. It does so in order to distinguish between the different threads of the application. Pin assigns the 1st thread (i.e. the main thread) with thread ID 0 and each additional new thread the next sequential ID (i.e. 1, 2, 3) and so on. This way, when a five-threaded workload is used to conduct a study, PIN distinguishes between threads by assigning each thread a different ID, starting from ID 0 (for the main thread) and continuing with the remaining four threads.

The philosophy of multithreading in our Pintool is that every system core deals with more than one threads simultaneously. The multi-threading functionality has been achieved by making the following changes on our pintool. First of all, we had to change the Cache hierarchy code, as described on subsection 4.1.1.2 above. The next step was to add the thread\_data\_t class and the ThreadStart() function,

```
\frac{1}{\text{#define PADSIZE 56}} // 64 byte line size: 64-8
2
3 // a running count of the instructions
4 class thread_data_t
5 {
    public:
6
    thread_data_t() : \_count(0) 
7
    UINT64 _count;
8
    UINT8 _pad [PADSIZE];
9
10 };
11
  // key for accessing TLS storage in the threads. initialized once in
12
     main()
  static TLS_KEY tls_key;
13
14
  // function to access thread-specific data
16 thread_data_t* get_tls (THREADID threadid)
17
  {
    thread_data_t * tdata =
18
    static_cast <thread_data_t*>(PIN_GetThreadData(tls_key, threadid));
19
20
    return tdata;
21 }
23 VOID ThreadStart (THREADID threadid, CONTEXT * ctxt, INT32 flags, VOID
      *v)
  {
24
    PIN_GetLock(&lock , threadid+1);
25
26
    numThreads++;
    PIN_ReleaseLock(&lock);
27
28
    thread_data_t* tdata = new thread_data_t;
29
30
    PIN_SetThreadData(tls_key, tdata, threadid);
31
32 }
```

Listing 4.13: Multithreading Functionality

in our Pintool. They give the access to a Pintool for dealing with more than one threads simultaneously, but they can, only, work by combining them with the functionality of Locks (which allow only one thread to enter the part that's locked and the lock is not shared with any other processes) and Mutexes (same as locks, but shared by multiple processes). To add Lock/Mutex on our Pintool, the following code has been added in the main function:

```
// Initialize the lock
PIN_InitLock(&lock);
// Initialize the mutexes
PIN_MutexInit(&Mutex);
// Obtain a key for TLS storage.
tls_key = PIN_CreateThreadDataKey(0);
// Register ThreadStart to be called when a thread starts.
PIN_AddThreadStartFunction(ThreadStart, 0);
```

Listing 4.14: Initialize the lock/mutex

as well, the following in the Fini function:

```
1 PIN_MutexFini(&Mutex);
```

Every time, now, the Pintool is dealing with a threadId, it is enclosed between

a Lock or a Mutex. For example:

```
static VOID RecordAtTable(UINT32 threadid, ADDRINT ip, CHAR r, UINT32
      penalty, CHAR cacheFlag)
      //record at Buffer
  {
<sup>3</sup> PIN_MutexLock(&Mutex);
  recs[threadid % CORE.NUM].push_back(Record());
4
  recs[threadid % CORE_NUM][j[threadid % CORE_NUM]].threadid=threadid;
  recs [threadid % CORE.NUM] [j[threadid % CORE.NUM]].ip=ip;
6
  recs[threadid % CORE.NUM][j[threadid % CORE.NUM]].r=r;
7
  recs[threadid % CORE.NUM][j[threadid % CORE.NUM]].penalty=penalty +
     cachePenalties [threadid % coreNUM];
  recs[threadid % CORE_NUM][j[threadid % CORE_NUM]].cycle=0;
9
  recs[threadid % CORE.NUM][j[threadid % CORE.NUM]].cacheFlag=cacheFlag
10
11 j [threadid % CORE_NUM]++;
12 cachePenalties [threadid % CORE.NUM] = 0;
<sup>13</sup> PIN_MutexUnlock(&Mutex);
14 }
```

### Listing 4.15: Mutex example

Listing 4.15 indicates the last (but not least) change of the multithreading functionality, we have rendered. Every one-dimensional table and vector had to be replaced by a multi-dimensional one, to "simulate" the multicore design.

I.e. the recs.push\_back(Record()) has been replaced by recs[threadid %

coreNUM].push\_back(Record()), where threadid % coreNUM is the new functionality, which has been added for making the right Core choice. E.g. a fivethreaded workload in a 2-core simulation, will be treated like that:

Table 4.1: Multithreading example

| ThreadID | Core 0       | Core 1       |
|----------|--------------|--------------|
| 0        | $\checkmark$ |              |
| 1        |              | $\checkmark$ |
| 2        | $\checkmark$ |              |
| 3        |              | $\checkmark$ |
| 4        | $\checkmark$ |              |

### 4.1.6 Hyperthreading Functionality

Hyperthreading technology allows a single physical processor core to behave like 2 (or more) logical processors<sup>1</sup>. The processor can run 2 (or more) independent applications at the same time. Hyperthreading technology allows a single processor core to execute 2 (or more) independent threads simultaneously

While hyperthreading does not double the performance of a system, it can increase performance by better utilizing idle resources leading to greater throughput for certain important workload types. An application running on one logical processor of a busy core can expect slightly more than half of the throughput that it obtains while running alone on a non-hyperthreaded processor. Hyperthreading performance improvements are highly application-dependent, and some applications might see performance degradation with hyperthreading because many processor resources (such as the cache) are shared between logical processors.

 $<sup>^1\</sup>mathrm{To}$  avoid confusion between logical and physical processors, Intel refers to a physical processor as a socket.

### 4. IMPLEMENTATION OF DIMEM SIMULATOR

As is clear from the above, the Hyperthreading Functionality is essential to a modern processor. To add that functionality in our Pintool, the following additions, have been made:

 $\begin{array}{c|cccc} & & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & &$ 

as well as, the CORE\_NUM has been replaced by coreNUM, everywhere except in the Cache Hierarchy part, in order to maintain the logical processors, as they were.

### 4.2 Back-End of DiMEM Simulator: Simulation stage

The Simulation Stage of the DiMEM Simulator was designed by Orion Papadakis[26]. His Diploma Thesis focuses on the Pintool's Simulation Preparation functionality, both from theoretical and implementation point of view, so that the Pintool obtains more complete system and useful tool characteristics than a simple Memory Tracing Pintool. The implemented features which have been added on the pintool are the following:

- 1. Reordering, Approximate Timing and Sorting of the Multithreaded Trace
- 2. Making use of the capabilities of DRAMSim2 Cycle Accurate Memory System Simulator,
- 3. Implementation of Disaggregate Memory Behaviour
- 4. Speeding-up the Simulation with "Skip Mode".

# CHAPTER 5

### Evaluation and Experimental Results

### 5.1 Evaluation

The section of Evaluation is about the CPU, DRAM and Benchmark choices. The first are presented by CPU Metrics and the DRAM model are described in the DRAM Metrics. After that, a Cloudsuite benchmark suites summary performed.

### 5.1.1 CPU Metrics

As it has already been explained, the DiMEM Simulator is ISA portable. That feature gives the user the valuable freedom of selection, to decide which CPU Model he wants to use coupled with a Memory System. The user can modify the Cache Size, Associativity, Penalties, the number of Cores, to enable/disable the Hyperthreading etc.

Three popular CPUs for Cloud Servers, are used in the current thesis:

- 1. ARM Cortex-A53
- 2. ARM Cortex-A57
- 3. IBM Power8

### 5. EVALUATION AND EXPERIMENTAL RESULTS

|                | ARM Cortex-A53   | ARM Cortex-A57   | IBM Power8       |
|----------------|------------------|------------------|------------------|
| Cores          | 4                | 8                | 20               |
| Hyperthreading | 2 threads/core   | 2 threads/core   | 8 threads/core   |
| Logical Cores  | 8                | 16               | 160              |
| Cache          | 2-levels and TLB | 3-levels and TLB | 4-levels and TLB |

Their metrics are presented below:

Table 5.1: CPU table 1

| ARM Cortex-A53 |        |               |       |        |  |
|----------------|--------|---------------|-------|--------|--|
| DTLB           | 5      | Levels        | L1    | L2     |  |
| Entries 10     |        | Size          | 32 KB | 512 KB |  |
| Pages Mode     | 4 KB   | Line Size     | 64 B  | 64 B   |  |
| Associativity  | 32-way | Associativity | 4-way | 16-way |  |
| Miss Penalty   | 2      | Latency       | 3     | 15     |  |

Table 5.2: ARM Cortex-A53 Cache Metrics

| ARM Cortex-A57 |        |               |       |        |        |
|----------------|--------|---------------|-------|--------|--------|
| DTLB           |        | Levels        | L1    | L3     | UL3    |
| Entries        | 32     | Size          | 32 KB | 1 MB   | 64 MB  |
| Pages Mode     | 4 KB   | Line Size     | 64 B  | 64 B   | 64 B   |
| Associativity  | 32-way | Associativity | 2-way | 16-way | 16-way |
| Miss Penalty   | 7      | Latency       | 5     | 18     | 60     |

Table 5.3: ARM Cortex-A57 Cache Metrics

| IBM Power8    |        |               |       |         |       |       |
|---------------|--------|---------------|-------|---------|-------|-------|
| DTLB (D-E     | RAT)   | Levels        | L1    | L2      | L3    | UL4   |
| Entries       | 48     | Size          | 64 KB | 512  KB | 8 MB  | 16 MB |
| Pages Mode    | 64 KB  | Line Size     | 128 B | 128 B   | 128 B | 128 B |
| Associativity | 48-way | Associativity | 8-way | 8-way   | 8-way | 8-way |
| Miss Penalty  | 11     | Latency       | 4     | 12      | 27    | 45    |

Table 5.4: IBM Power8 Cache Metrics

### 5.1.2 DRAM Metrics

The Memory System is portable, as well as, the CPU. The user can modify and experiment with his/her own choices. The Device Ini and System Ini of DRAMSim2 contain many variables which can be modified. A modified Micron MT40A1G4HX-083E DDR4 SDRAM[Micron site] it is used in the current thesis.

The original model has by default 4 GB of total storage, but the benchmarks that the current thesis used had an average less than 1 GB footprint. So, the Rows and Columns were modified, in order to shrink the original model to 1 GB of total storage.

Some of the metrics of modified DDR4 Micron 1G 16B x4 sg083E model are contained in Device ini file and presented below:

| Name           | Value    |
|----------------|----------|
| NUM BANKS      | 16       |
| NUM ROWS       | 16384    |
| NUM COLS       | 8192     |
| DEVICE WIDTH   | 4        |
| tCK            | 0.85  ns |
| REFRESH PERIOD | 7800  ns |
| CL             | 16       |
| tRAS           | 32       |
| tRCD           | 16       |
| tRRD           | 4        |
| tRC            | 48       |
| tCMD           | 1        |
| Vdd            | 1.2      |

Table 5.5: DRAM Metrics - Modified DDR4 Micron 1G 16B x4 sg083E

### 5.1.3 Cloud Benchmarks

Cloud benchmarks are certain tests which are applied to cloud computing services offered by companies and organizations. More broadly speaking, we would say that benchmarks are not merely tests, but they are considered best practices for certain components of the Cloud computing which are examined. Benchmarking is used for performance analysis and, from every aspect and type of computing, one can discover that there are many benchmarking tests (pieces of software) available, proprietary or not, in order to be utilized by the tester. For example, let us refer to the geekbench product, which is a commercial CPU benchmarking solution. Geekbench has got 27 different workloads (tests) at its disposal: namely, 13 integer tests, 10 floating-point tests and, lastly, 4 memory tests[1]. There are many cloud benchmarks of the kind, such as those developed by large market-share holders such as Google (PerfKitBenchmarker) and Oracle, and other companies such as Upcloud. The one used in this thesis is CloudSuite[10, 25].

### 5.1.3.1 Cloudsuite

The CloudSuite employs certain specific criteria in order to evaluate the performance and efficiency of the cloud services to be assessed. The scale-out services (as opposed to the traditional ones) examined by the Suite are the most popular ones [10] and are the following:

- a) Data serving
- b) Media streaming

### c) Web search

Furthermore, some additional ones, as included in CloudSuite 3.0, are:

### g) Data analytics

- h) Graph analytics
- i) In-Memory analytics
- j) Data caching

The examination of the aforementioned can depict the architectural behavior of the system, database and data transport performance, storage velocity, media files transmission, fault tolerance, web services throughput and performance scalability. All the benchmarking tests should be performed when the system has reached a steady state[10, 25].

Lastly, let us refer to two elements which have especially been utilized during the course of this thesis. These are Data caching and Media streaming.

### Data Caching

Data Caching is an online benchmark; it is meant to constribute a performance criterion of how well the system does when it is presented with an arbitrary amount of online requests. The manner in which it functions emulates Twitter users and memcached software is used to this end. The performance metrics put to use are the number of requests served per second and the latency percent for the total of these requests. The idea here is that, since data access is slow, and every failure to reach to cache and retrieve a piece of data will result in a disk request, the metrics are thought to effectively measure the performance of data caching, which results in quick data access.

### Media Streaming

Media Streaming benchmark, on the other hand, is still an online benchmark, but referring to multimedia access performance. An HTTP Connection is made at first and, then, a flexible total of video-streaming requests is sent to the servers. Videos of all types and quality can be accessed and the performance metrics calculated are the streaming bandwidth and the average delay for the reply to each request that was sent.

### 5.2 Experimental Process

In that section the experimental process strategy is going to be described. The result reliability achievement is the main problem of an experimental process design. We developed on the Simulator the functionality of the Skip mode, because of the time consuming simulation as a result of the large overhead over the benchmark execution time[31]. Skip mode, in essence, is a sampling method, consequently, the existence of the statistical error  $\varepsilon$  cannot be hidden; it has to be determined, as well as the sampling rate, to make the reader able to evaluate the result's reliability. The sampling rate, as a function of "how many samples", describes "when", a measurement, or in our case a piece of simulation, must be applied for the result reliability maintenance. We choose to use a simulation sample size of 2 Billion benchmark instructions, our experiments The trade-off simulation sample size vs simulation time had lead us to that choice. The sample has to be large enough to let the benchmark unfold its true workload execution, but always in the context of paying the least useful overhead. So that, the 2 Billion was estimated as a good trade-off, because that size is quite over the usual benchmark execution and simulation threshold, which is 1 Billion (eg the Ramulator [18] evaluation uses 10M main memory accesses which approximately corresponds to 1% miss rate per Billion Instructions), and also the overhead was not excessively high. The overhead affection was experimentally observed.

The simulation result of the 2 Billion sampling must be scaled up to the whole benchmark size, in order to produce the final result. At this point, the final result must be accompanied with the corresponding  $\varepsilon$ .

To calculate the  $\varepsilon$ , a complete simulation, without sampling, is the one way. But as a result of the time limitations, imposed by the complete simulation, (expected duration of Media Streaming~ 90 days = 3 months or non-stop data flow on Datacache), the solution of just a 4 times denser simulation has been chosen. A simulation with higher density will not provide us with an accurate  $\varepsilon$ , but with just an indication of our sample selection accuracy level.

Sample Selection: The samples must be uniformly distributed along the whole benchmark instructions, to make the sampling representative. A simple Workload Profiling Pintool was developed to instrument the benchmark and produce a last level cache miss profile representation. The functionality of that Pintool is quite simple. The whole benchmark is simply instrumented, in order to profile the last level cache miss number of each window. That number is recorded to a .csv file, so that profile can be depicted in a chart.

The offered knowledge of a last level cache miss profile chart give us the ability to design the simulation process, in order to distribute in a uniform and statistically correct way our simulation samples.

In order to achieve the corresponding and appropriate sampling distribution, each benchmark has to be utilized separately.

Finally we have to say, that we have failed to take the Simulation results of the Media Streaming Benchmark because after the final video streaming the Client terminates and the Server restarts, making the problem of deleting the log files, as a new Server container starts, after deleting the old one automatically.

Only the DataCaching Profiling and Utilization with 4GB memory size is presented below, as all the other profiles are the same.

### 5.2.1 Data Caching Profiling and Utilization

As we can see in figure 5.1, the diagram cannot be divided in any areas. We observe that the majority of the values is 0,4 MPKI, except of the initialization phase ones (the first 4 windows)

Due to that stability it was prefered to simulate a solid area. In that benchmark we use 200 Million Instructions sized Windows, subsequently, to perform a 2 Billion Instructions Simulation, we need 10 Windows (samples).



Figure 5.1: DataCaching Power8 workload analysis.

### 5.2.2 Simulation Scenarios

The final issue of Experimental Process Design is choosing the Simulation Scenarios. These scenarios describe the Memory Disaggregation Percentage, or, in other words, how the whole Simulated Disaggregated System makes use of its memory. For example, if the system has to execute a 16 GB memory footprint application, which amount is going to be delivered in Local, and which one in the Remote Memory.

The Memory Disaggregation Percentage is a dynamic process result, through which, the system will be able to choose between several factors, such as the latency, the availability etc. In our approach for simplicity reasons it was assumed that the Local Memory usage percentage, as well as, the Remote are static and predefined. That assumption had been lead to the different Scenarios we used:

- 1. Local: 100%, Remote: 0%
- 2. Local: 75%, Remote: 25%
- 3. Local: 50%, Remote: 50%
- 4. Local: 25%, Remote: 75%

To implement these scenarios many different Disaggregated Latencies have been used. The latency range is 500-2000 ns with a step of 250 ns. The Disaggregated Latency had to be translated in Memory Cycles. The used Memory Model has a 0.85 ns Cycle, so we have the latencies in cycles below:

| Latency in ns | Latency in Cycles |
|---------------|-------------------|
| 500           | 588               |
| 750           | 882               |
| 1000          | 1176              |
| 1250          | 1470              |
| 1500          | 1764              |
| 1750          | 2058              |
| 2000          | 2352              |

Table 5.6: Nanosecond to Memory Cycles Disaggregated Latency Correspondence

### 5.3 Experimental Results

The experimental results are presented per Benchmark, CPU and Simulation Scenario. Firstly are illustrated the results of 2GB Data Caching benchmark with Power 8, then with Cortex-A53 and finally with Cortex-A53. Subsequently, the results of 4GB, 8GB, 16GB, and 32GB of Data Caching Benchmarks are presented in the same concept.

A latency oriented chart (left column), as well as a bandwidth one (right column), corresponds for each Scenario. The latency oriented chart shows the, positive or negative, Overhead in total execution time over the 100-0 Scenario in a stack bar per Disaggregation Latency Step. As total execution time, is defined the addition between the Local and Disaggregated execution time.

With that kind of chart, we are able to observe how the Disaggregated nature and behavior differs the benchmark execution time compared with the non Disaggregated (scenario 100-0). The point that can be observed is that, the charts depict the expected increase on the execution time. As the Disaggregated Latency increases, so does the Overhead. That fact is the expected Disaggregated effect over the total execution time.

The second kind of chart is about the Bandwidth. In that line chart the Average Memory Bandwidth results in absolute values are depicted, also per Disaggregation Latency Step. Here we can observe that as the Disaggregated Latency increases, the Bandwidth falls. That phenomenon also validates the right Disaggregated behavior of the DiMEM Simulator because the Disaggregated Latency enlarges the time distance between the Memory Accesses and as a result we can observe the Bandwidth loss.

### 5.3.1 Dense Data Caching Experimental Results

As noticed earlier, a denser experiment for Data Caching has been performed, in order to evaluate that Benchmark's experimental process. The Data Caching Benchmark profile shows a stability on 0,4 MPKI.

The Dense Experiment results show 0.078% divergence in comparison with the 2 Billion Instructions Experiment. The above results were expected due to the specific behavior of the workload profile.



Figure 5.2: Power 8 DataCaching 2GB Results



Figure 5.3: Cortex-A53 DataCaching 2GB Results



Figure 5.4: Cortex-A57 DataCaching 2GB Results



Figure 5.5: Power 8 DataCaching 4GB Results

![](_page_69_Figure_1.jpeg)

Figure 5.6: Cortex-A53 DataCaching 4GB Results

![](_page_70_Figure_1.jpeg)

Figure 5.7: Cortex-A57 DataCaching 4GB Results

![](_page_71_Figure_1.jpeg)

Figure 5.8: Power 8 DataCaching 8GB Results


Figure 5.9: Cortex-A53 DataCaching 8GB Results



Figure 5.10: Cortex-A57 DataCaching 8GB Results



Figure 5.11: Power 8 DataCaching 16GB Results



Figure 5.12: Cortex-A53 DataCaching 16GB Results



Figure 5.13: Cortex-A57 DataCaching 16GB Results



Figure 5.14: Power 8 DataCaching 32GB Results



Figure 5.15: Cortex-A53 DataCaching 32GB Results



Figure 5.16: Cortex-A57 DataCaching 32GB Results

# CHAPTER 6

# Conclusion and Future Work

#### 6.1 Conclusion

In conclusion we can support that we have developed a simple Disaggregated Memory System Simulator in combination with Orion Papadakis thesis[26]. Our both approach comes with a simplistic level of detail, so that it can depict the Disaggregated Memory System behavior, in an approximate way. It, also, bears the Intel Pin framework and DRAMSim2 coupling. Despite the fact that the coupling result comes along with a large overhead, it is useful for future work and study on Memory System Simulators. It can play a supporting role as a base in Disaggregated Memory System Simulators, due to the fact that a Simulator like the DiMEM Simulator has never developed before, not even in a simplistic way.

Regarding to the experimental methods, we can say that only one approach was used, due to the nature of the Benchmark. To simulate in a sampling way over a benchmark application, the profile knowledge is very important. Sampling with Nyquist theorem may be more safe, accurate and reliable, than the more custom way. However the custom way sampling is not meaningless. In the current thesis approach we observed that the chosen sampling method was accurate. Furthermore, we observe that the Disaggregated Memory System behavior is quite depicted, either in the Latency, or in the Bandwidth results. The higher Disaggregated latency we give to the DiMEM Simulator, the clock grows, and the bandwidth falls.

Comparing a system with Disaggregated Memory with a Local-only one in Instruction and Memory Access level, the Disaggregated Memory shows worse results than the Local, because of the Disaggregated Latency overhead. Despite that fact, in our evaluation approach, we can observe the existence of a point, where the results are not so bad. At the point of Disaggregated Latency = 1000 ns, where the Step is 2x increased, we can see that the Bandwidth does not present the linear 0.5x attended fall, but it is better than that. Consequently, we can assume that while the Disaggregated Latency is bellow 1000ns, we can use Disaggregated Memory without paying for the Disaggregated Latency in the highest price, which is the 0.5x of the performance.

One more important observation is that despite the size of a the simulated memory, it is very important the simulated application to be limited in the same size from the system, otherwise we will collect wrong results.

Finally, it must be noticed, that only a *high-level* evaluation approach (for example in application level) can provide us with a clear answer about when a Disaggregated System presents a better performance than the traditional organization. In future work, we propose some ideas for further and more detailed Disaggregated Systems evaluation.

### 6.2 Future Work

The combined work of this thesis with the Orion Papadakis' ones[26] leads us to the following common conclusions:

- Study of the Disaggregated Memory System benefits in an application level. A transparent to application memory interface is needed. That study can be done using criteria like Quality of Service (QoS) in an application level comparison between Local-only Memory System and Local-Disaggregated Memory System.
- 2. Main Memory Access *Dynamic Split* to Local and Remote Memory. The dynamic memory access split can be achieved by implementing an algorithm which passes a memory access to local or remote using a Memory Mapping scheme.
- 3. Further study and experimentation with more DRAMSim2 parameters. Include the ITLB namespace on the Simulator, as well as the I(nstruction) Cache Levels
- 4. Experimentation with another DRAM Simulators. Ramulator[18] may be a suitable one due to the reason that it is self-presented as the Memory Simulator with the lower run time (2.5x faster than the next fastest simulator and 2.7x faster than DRAMSim2).
- 5. Experimentation with latest Memory Technologies. 3D-stacked DRAM studies are aiming to overcome the traditional DRAM limits. The lights are on the Hybrid Memory Cube (HMC) which is a type of 3D-stacked DRAM because of its usability for server systems and processing-in-memory (PIM) ar-

chitecture. HMC-Sim2.0[19] and CasHMC[14] Simulators have been designed for this technology with CasHMC being a step forward due to its cycle accurate HMC modeling. Regarding to the latest Memory technologies experimentation, the DiMEM Simulator can be easily upgraded to them, through a simple DRAMSim2 library replacement, for example with CasHMC library/interface. There is no need of changing the simulation feeding process, except from the update() and addTransaction() library functions which must be replaced by the corresponding new library ones.

- 6. Further DiMEM Simulator development/expansion by implementing new modules alongside the already existed. These modules may be pools containing different kind of resources such as FPGAs, GPUs, Accelerators, as well as, more advanced interconnects between them.
- 7. More detailed evaluation of the used evaluation methods. Since, Raytrace benchmark had been sampled in specific areas, the question of which is the result reliability by using random sampling, in the same benchmark, was risen.
- 8. Find a way to overcome docker container constraints to simulate more Cloudsuite benchmarks.

# APPENDICES

# A APPENDIX

# Some useful codes

#### pin\_cache.h

```
1 #ifndef PIN_CACHE_H
   2 #define PIN_CACHE_H
   3
   4 #include <string>
   5
   6 #include "pin_util.H"
   7
   8 /*!
   9 * @brief Checks if n is a power of 2.
 10 * @returns true if n is power of 2
 11 */
 12 static inline bool IsPower2(UINT32 n)
 13 {
 14 return ((n \& (n - 1)) = 0);
 15 }
 16
 17 /*!
 |*  @brief Computes floor (log2(n))
 19 * Works by finding position of MSB set.
_{20} * @returns -1 if n == 0.
21 */
22 static inline INT32 FloorLog2(UINT32 n)
23 {
_{24} INT32 p = 0;
25
26 if (n = 0) return -1;
27
28 if (n & 0 \times 0 \times 0 \times 0 = 16; n \gg 16; n \gg 16; k \gg 1
29 if (n & 0 \times 00000 \text{ff} 00) { p += 8; n >>= 8; }
[30] if (n & 0x000000f0) { p += 4; n >>= 4; }
31 if (n & 0 \times 0000000c) { p += 2; n >>= 2; }
```

```
_{32} if (n & 0x0000002) { p += 1; }
33
34 return p;
35 }
36
37 /*!
_{38} * @brief Computes floor(log2(n))
    Works by finding position of MSB set.
39
  *
  * @returns -1 if n = 0.
40
41 */
42 static inline INT32 CeilLog2(UINT32 n)
43 {
  return FloorLog2(n - 1) + 1;
44
45 }
46
47 /*!
48 * @brief Cache tag - self clearing on creation
49 */
50 class CACHE_TAG
51 {
52 private:
53 ADDRINT _tag;
  public:
55
_{56} CACHE_TAG(ADDRINT tag = 0) { _{-}tag = tag; }
57 bool operator==(const CACHE.TAG &right) const { return _tag == right.
      _tag; \}
58 operator ADDRINT() const { return _tag; }
59 };
60
61
62 /*!
63 * Everything related to cache sets
64 */
65 namespace CACHE_SET
66
  {
67
68 /*!
69 * @brief Cache set direct mapped
70 */
  class DIRECT_MAPPED
71
72 {
73 private:
_{74} CACHE_TAG _tag;
75
76 public :
77 DIRECT_MAPPED(UINT32 associativity = 1) { ASSERTX(associativity == 1)
 ; }
```

```
78
   VOID SetAssociativity (UINT32 associativity) { ASSERTX (associativity
79
      == 1); \}
80 UINT32 GetAssociativity (UINT32 associativity) { return 1; }
81
82 UINT32 Find(CACHE_TAG tag) { return(_tag == tag); }
83 VOID Replace (CACHE_TAG tag) { _tag = tag; }
  VOID Flush() { _{-}tag = 0; }
84
85 };
86
   /*!
87
     @brief Cache set with round robin replacement
88 *
  */
89
90 template <UINT32 MAX_ASSOCIATIVITY = 4>
91 class ROUND_ROBIN
92
93 private:
94 CACHE_TAG _tags [MAX_ASSOCIATIVITY];
95 UINT32 _tagsLastIndex;
96 UINT32 _nextReplaceIndex;
97
  public:
98
99 ROUND.ROBIN(UINT32 associativity = MAX_ASSOCIATIVITY)
   : _tagsLastIndex(associativity - 1)
100
101
   ł
102 ASSERTX(associativity \leq MAX_ASSOCIATIVITY);
   _nextReplaceIndex = _tagsLastIndex;
103
104
   for (INT32 index = \_tagsLastIndex; index >= 0; index ---)
105
106
   ł
   lags[index] = CACHE_TAG(0);
107
108
   }
109
   }
111 VOID SetAssociativity (UINT32 associativity)
112
   ł
113 ASSERTX( associativity <= MAX_ASSOCIATIVITY);
_{114} _tagsLastIndex = associativity - 1;
115 _nextReplaceIndex = _tagsLastIndex;
   }
116
  UINT32 GetAssociativity (UINT32 associativity) { return _tagsLastIndex
117
       + 1; \}
118
119 UINT32 Find (CACHE_TAG tag)
120 {
121 bool result = true;
123 for (INT32 index = _{tagsLastIndex}; index >= 0; index ---)
```

```
124 {
   // this is an ugly micro-optimization, but it does cause a
125
126 // tighter assembly loop for ARM that way ...
127 if (_tags [index] == tag) goto end;
  }
128
  result = false;
129
130
  end: return result;
131
  }
132
133
134 VOID Replace (CACHE_TAG tag)
135 {
   // g++ -O3 too dumb to do CSE on following lines ?!
136
  const UINT32 index = _nextReplaceIndex;
137
138
_{139} _tags [index] = tag;
  // condition typically faster than modulo
140
   \_nextReplaceIndex = (index == 0 ? \_tagsLastIndex : index - 1);
141
142
  }
143 VOID Flush()
144
  {
145 for (INT32 index = _{tagsLastIndex}; index >= 0; index ---)
146 {
   _{-}tags [index] = 0;
147
148
  _nextReplaceIndex=_tagsLastIndex;
149
150 }
151;
  } // namespace CACHE_SET
153
154
155 namespace CACHE_ALLOC
156 {
157 typedef enum
158
159 STORE_ALLOCATE,
160 STORE_NO_ALLOCATE
161 } STORE_ALLOCATION;
162
163
  /*!
165 * @brief Generic cache base class; no allocate specialization, no
      cache set specialization
166 */
167 class CACHE_BASE
168 {
169 public :
170 // types, constants
```

```
171 typedef enum
172
   ł
173 ACCESS_TYPE_LOAD,
174 ACCESS_TYPE_STORE,
175 ACCESS_TYPE_NUM
|176| ACCESS_TYPE;
177
   protected:
178
179 static const UINT32 HIT_MISS_NUM = 2;
180 CACHE_STATS _access [ACCESS_TYPE_NUM] [HIT_MISS_NUM];
181
182 private:
183 // input params
184 const std::string _name;
185 const UINT32 _cacheSize;
186 const UINT32 _lineSize;
187 const UINT32 _associativity;
188 UINT32 _numberOfFlushes;
189 UINT32 _numberOfResets;
190
191 // computed params
192 const UINT32 _lineShift;
   const UINT32 _setIndexMask;
193
194
  CACHE_STATS SumAccess(bool hit) const
195
196
  CACHE_STATS sum = 0;
197
198
   for (UINT32 accessType = 0; accessType < ACCESS_TYPE_NUM; accessType</pre>
199
      ++)
   {
200
201 sum += _access [ accessType ] [ hit ];
202 }
203
204
   return sum;
205
   }
206
207 protected:
  UINT32 NumSets() const { return _setIndexMask + 1; }
208
209
   public:
210
211 // constructors/destructors
212 CACHE_BASE(std::string name, UINT32 cacheSize, UINT32 lineSize,
      UINT32 associativity);
213
   // accessors
214
215 UINT32 CacheSize() const { return _cacheSize; }
216 UINT32 LineSize() const { return _lineSize; }
```

```
217 UINT32 Associativity() const { return _associativity; }
218
  CACHE_STATS Hits (ACCESS_TYPE accessType) const { return _access [
219
      accessType ] [ true ]; }
  CACHE_STATS Misses (ACCESS_TYPE accessType) const { return _access [
      accessType ] [ false ]; }
  CACHE_STATS Accesses (ACCESS_TYPE accessType) const { return Hits(
      accessType) + Misses(accessType);}
  CACHE_STATS Hits() const { return SumAccess(true);}
222
  CACHE_STATS Misses() const { return SumAccess(false);}
  CACHE_STATS Accesses() const { return Hits() + Misses();}
224
225
  CACHE_STATS Flushes() const { return _numberOfFlushes;}
226
  CACHE_STATS Resets() const { return _numberOfResets;}
227
228
  VOID SplitAddress (const ADDRINT addr, CACHE_TAG & tag, UINT32 &
229
      setIndex) const
  {
230
   tag = addr >> \_lineShift;
231
  setIndex = tag & _setIndexMask;
232
  }
233
234
  VOID SplitAddress (const ADDRINT addr, CACHE.TAG & tag, UINT32 &
235
      setIndex, UINT32 & lineIndex) const
  {
236
  const UINT32 lineMask = _lineSize - 1;
237
  lineIndex = addr \& lineMask;
238
  SplitAddress(addr, tag, setIndex);
239
   }
240
241
  VOID IncFlushCounter()
242
  {
243
   _numberOfFlushes += 1;
244
  }
245
246
  VOID IncResetCounter()
247
248
  {
  \_numberOfResets += 1;
249
  }
250
251
   std::ostream & StatsLong(std::ostream & out) const;
252
  };
253
254
  CACHE_BASE::CACHE_BASE(std::string name, UINT32 cacheSize, UINT32
255
      lineSize, UINT32 associativity)
_{256} : _{-name(name)},
  _cacheSize(cacheSize),
257
<sup>258</sup> _lineSize(lineSize),
```

```
_associativity (associativity),
259
   _lineShift(FloorLog2(lineSize)),
260
   _setIndexMask((cacheSize / (associativity * lineSize)) - 1)
261
262
   ł
263
264 ASSERTX(IsPower2(_lineSize));
  ASSERTX(IsPower2(\_setIndexMask + 1));
265
266
   for (UINT32 accessType = 0; accessType < ACCESS.TYPE.NUM; accessType
267
      ++)
268
  {
   \_access[accessType][false] = 0;
269
   \_access[accessType][true] = 0;
270
271
   ł
   }
272
273
  /*!
274
  * @brief Stats output method
275
276
   */
277 std::ostream & CACHE_BASE::StatsLong(std::ostream & out) const
278 {
  const UINT32 headerWidth = 19;
279
   const UINT32 numberWidth = 10;
280
281
   out << _name << ":" << std::endl;
282
283
  for (UINT32 i = 0; i < ACCESS_TYPE_NUM; i++)
284
  {
285
   const ACCESS_TYPE accessType = ACCESS_TYPE(i);
286
287
  std::string type(accessType = ACCESS_TYPE_LOAD ? "Load" : "Store");
288
289
290 out << StringString(type + " Hits:
                                             ", headerWidth)
291 << StringInt(Hits(accessType), numberWidth) << std::endl;
292 out << StringString(type + " Misses: ", headerWidth)
293 << StringInt (Misses (accessType), numberWidth) << std::endl;
294 out << StringString(type + " Accesses: ", headerWidth)
295 << StringInt (Accesses (accessType), numberWidth) << std::endl;
296 out << StringString(type + " Miss Rate: ", headerWidth)
_{297} | << StringFlt(100.0 * Misses(accessType) / Accesses(accessType), 2,
      numberWidth-1) << "%" << std::endl;
  out << std::endl;</pre>
298
299
  }
300
                                          ", headerWidth, '')
301 out << StringString("Total Hits:
302 << StringInt(Hits(), numberWidth) << std::endl;
303 out << StringString("Total Misses: ", headerWidth, '')
304 << StringInt(Misses(), numberWidth) << std::endl;
```

```
305 out << StringString("Total Accesses: ", headerWidth, '')
  << StringInt(Accesses(), numberWidth) << std::endl;</pre>
306
  out << StringString("Total Miss Rate: ", headerWidth,
                                                                '')
307
  << StringFlt(100.0 * Misses() / Accesses(), 2, numberWidth-1) << "%"</pre>
308
      \ll std::endl;
309
  out << StringString("Flushes:
                                             ", headerWidth, '')
  << StringInt(Flushes(), numberWidth) << std::endl;</pre>
311
                                             ", headerWidth, '')
  out << StringString("Stat Resets:
312
  << StringInt(Resets(), numberWidth) << std::endl;</pre>
313
314
  out << std::endl;</pre>
315
316
  return out;
317
318 }
319
  /// ostream operator for CACHE_BASE
320
  std::ostream & operator << (std::ostream & out, const CACHE.BASE &
321
      cacheBase)
322 {
  return cacheBase.StatsLong(out);
323
324 }
325
326
   /*!
      @brief Templated cache class with specific cache set allocation
  *
327
       policies
328
   *
      All that remains to be done here is allocate and deallocate the
  *
329
      right
      type of cache sets.
  *
330
331 */
332 template <class SET, UINT32 MAX_SETS, UINT32 STORE_ALLOCATION>
333 class CACHE : public CACHE_BASE
334 {
335
   private:
336 SET _sets [MAX_SETS];
337
338 public :
339 // constructors/destructors
340 CACHE(std::string name, UINT32 cacheSize, UINT32 lineSize, UINT32
       associativity)
  : CACHE_BASE(name, cacheSize, lineSize, associativity)
341
   ł
342
||_{343}||_{ASSERTX(NumSets())} <= MAX\_SETS);
344
  for (UINT32 i = 0; i < \text{NumSets}(); i++)
345
346
  {
347 _sets [i]. SetAssociativity (associativity);
```

348

```
349
   ł
350
351 // modifiers
_{352} /// Cache access from addr to addr+size -1
<sup>353</sup> bool Access (ADDRINT addr, UINT32 size, ACCESS_TYPE accessType);
   /// Cache access at addr that does not span cache lines
354
   bool AccessSingleLine(ADDRINT addr, ACCESS_TYPE accessType);
355
356 void Flush();
357 void ResetStats();
358 };
359
360
   /*!
     @return true if all accessed cache lines hit
361
   *
362
   */
363
   template <class SET, UINT32 MAX_SETS, UINT32 STORE_ALLOCATION>
364
   bool CACHE<SET, MAX_SETS, STORE_ALLOCATION>:: Access (ADDRINT addr,
365
      UINT32 size, ACCESS_TYPE accessType)
366
   {
   const ADDRINT highAddr = addr + size;
367
   bool allHit = true;
368
369
   const ADDRINT lineSize = LineSize();
370
   const ADDRINT notLineMask = \tilde{(} lineSize - 1);
371
372 do
373
   ł
374 CACHE_TAG tag;
375 UINT32 setIndex;
376
   SplitAddress(addr, tag, setIndex);
377
378
  SET & set = \_sets[setIndex];
379
380
   bool localHit = set.Find(tag);
381
   allHit &= localHit;
382
383
   // on miss, loads always allocate, stores optionally
384
   if ( (! localHit) && (accessType == ACCESS_TYPE_LOAD ||
385
      STORE_ALLOCATION = CACHE_ALLOC::STORE_ALLOCATE)
386
   ł
   set.Replace(tag);
387
388
   }
389
   addr = (addr & notLineMask) + lineSize; // start of next cache line
390
391
   while (addr < highAddr);
392
393
```

```
_access [accessType][allHit]++;
394
395
   return allHit;
396
397
   }
398
   /*!
399
      @return true if accessed cache line hits
   *
400
   */
401
402 template <class SET, UINT32 MAX_SETS, UINT32 STORE_ALLOCATION>
   bool CACHE<SET, MAX_SETS, STORE_ALLOCATION>:: AccessSingleLine (ADDRINT
403
       addr, ACCESS_TYPE accessType)
   {
404
  CACHE_TAG tag;
405
   UINT32 setIndex;
406
407
   SplitAddress(addr, tag, setIndex);
408
409
  SET & set = \_sets[setIndex];
410
411
   bool hit = set. Find (tag);
412
413
   // on miss, loads always allocate, stores optionally
414
   if ( (! hit) && (accessType == ACCESS_TYPE_LOAD || STORE_ALLOCATION
415
      = CACHE_ALLOC::STORE_ALLOCATE))
   {
416
   set.Replace(tag);
417
   }
418
419
   _access[accessType][hit]++;
420
421
   return hit;
422
423 }
   /*!
424
     @return true if accessed cache line hits
   *
425
   */
426
   template <class SET, UINT32 MAX_SETS, UINT32 STORE_ALLOCATION>
427
   void CACHE<SET, MAX_SETS, STORE_ALLOCATION>::Flush()
428
   {
429
   for (INT32 index = NumSets(); index \geq 0; index \rightarrow = 0; index \rightarrow = 0;
430
  SET & set = \_sets[index];
431
   set.Flush();
432
433
   }
   IncFlushCounter();
434
435
   }
436
   template <class SET, UINT32 MAX_SETS, UINT32 STORE_ALLOCATION>
437
   void CACHE<SET, MAX_SETS, STORE_ALLOCATION>:: ResetStats()
438
439 {
```

```
for (UINT32 accessType = 0; accessType < ACCESS_TYPE_NUM; accessType
440
      ++)
   {
441
   \_access[accessType][false] = 0;
442
  \_access[accessType][true] = 0;
443
  }
444
  IncResetCounter();
445
446
   }
447
448
449 // define shortcuts
450 #define CACHE_DIRECT_MAPPED(MAX_SETS, ALLOCATION) CACHE<CACHE_SET::
      DIRECT_MAPPED, MAX_SETS, ALLOCATION⊳
  #define CACHE_ROUND_ROBIN(MAX_SETS, MAX_ASSOCIATIVITY, ALLOCATION)
451
      CACHE<CACHE_SET::ROUND_ROBIN<MAX_ASSOCIATIVITY>, MAX_SETS,
      ALLOCATION>
452
453 #endif // PIN_CACHE_H
```

#### boost/preprocessor/iteration/local.hpp

```
1 \# /*
 #
          (C) Copyright Paul Mensonides 2002.
2
    *
 #
    *
          Distributed under the Boost Software License, Version 1.0.
3
          (See accompanying file LICENSE_1_0.txt or copy at
4 #
    *
          http://www.boost.org/LICENSE_1_0.txt)
 #
5
    *
6
 #
     #
7
 #
   /* See http://www.boost.org for most recent version. */
8
9 #
10 # ifndef BOOST_PREPROCESSOR_ITERATION_LOCAL_HPP
 # define BOOST_PREPROCESSOR_ITERATION_LOCAL_HPP
11
 #
13 # include <boost/preprocessor/config/config.hpp>
14 # include <boost/preprocessor/slot/slot.hpp>
15 # include <boost/preprocessor/tuple/elem.hpp>
16 #
 # /* BOOST_PP_LOCAL_ITERATE */
17
18 #
<sup>19</sup> # define BOOST_PP_LOCAL_ITERATE() <boost/preprocessor/iteration/
     detail/local.hpp>
20 #
```

```
21 # define BOOST_PP_LOCAL_C(n) (BOOST_PP_LOCAL_S) <= n && (
BOOST_PP_LOCAL_F) >= n
# define BOOST_PP_LOCAL_R(n) (BOOST_PP_LOCAL_F) <= n && (
BOOST_PP_LOCAL_S) >= n
#
24 # endif
```

# B APPENDIX

# Simulation output

The Simulation Output consists of two discrete output files: Pintool's .out file and DRAMSim2 .log file.

## Pintool .out file

These files contain information about Ram accesses and their percentage per Window, the Local and Disaggregated Clock cycles, the Total and Total Instrumented Instructions, the Local and Disaggregated Cycles per Instruction (CPI) and finaly a complete Cache report. The Cache report contains information about Load/Store/Total Hits, Misses, Accesses, Miss Rate for each Cache Level separately. A simple example is following:

1 Ram Accesses: 629850

- 2 Ram Percentage: 0.31%
- <sup>3</sup> Simulation number: 1 of 10
- 6 Ram Accesses: 634720

5

- $_7$  Ram Percentage: 0.32%
- 8 Simulation number: 2 of 10

```
9 =
10
11 Ram Accesses: 635207
12 Ram Percentage: 0.32\%
13 Simulation number: 3 of 10
15
16 Ram Accesses: 638265
17 Ram Percentage: 0.32\%
18 Simulation number: 4 of 10
19 ------
20
21 Ram Accesses: 637306
_{22} Ram Percentage: 0.32\%
23 Simulation number: 5 of 10
24
25
26 Ram Accesses: 635036
_{27} Ram Percentage: 0.32\%
28 Simulation number: 6 of 10
29
30
31 Ram Accesses: 632138
_{32} Ram Percentage: 0.32\%
33 Simulation number: 7 of 10
_{34} =
35
36 Ram Accesses: 637267
_{\rm 37} \ {\rm Ram} \ {\rm Percentage}: \ 0.32\%
38 Simulation number: 8 of 10
```

39 =

```
40
41 Ram Accesses: 636057
42 Ram Percentage: 0.32\%
43 Simulation number: 9 of 10
44 _____
45
46 Ram Accesses: 640913
47 Ram Percentage: 0.32\%
48 Simulation number: 10 of 10
49 ===
50
51 Local Clock: 992749854
52 Disaggregated Clock: 12574239309
53
54 Total Instructions: 4400000169
55 Total Instrumented Instructions: 200000000
56
57 0.496 cyles per Instruction (L)
58 6.29 cyles per Instruction (D)
59
60 Simulation started at (04:35:14 | 2017-03-03) and ended at (06:41:00)
     | 2017 - 03 - 03)
61
62 DTLB 0:
63 Load Hits: 163066592
64 Load Misses:
                          45
65 Load Accesses: 163066637
66 Load Miss Rate: 0.00%
67
```

```
68 Store Hits:
                         0
69 Store Misses:
                        0
                 0
70 Store Accesses:
71 Store Miss Rate: -nan%
72
73 Total Hits: 163066592
74 Total Misses: 45
75 Total Accesses: 163066637
76 Total Miss Rate: 0.00%
77 Flushes:
                        0
                        0
78 Stat Resets:
79
80 L1 Data Cache 0:
81 Load Hits: 102827682
82 Load Misses: 2021252
83 Load Accesses: 104848934
_{84} Load Miss Rate: 1.93\%
85
86 Store Hits: 53080510
87 Store Misses: 5137193
88 Store Accesses: 58217703
89 Store Miss Rate: 8.82%
90
91 Total Hits: 155908192
92 Total Misses: 7158445
93 Total Accesses: 163066637
94 Total Miss Rate: 4.39%
95 Flushes:
                        0
96 Stat Resets:
                        0
97
```

## **B. SIMULATION OUTPUT**

| 98                                                                                                           | L2 Data Cache 0:                                                                                                                                                              |                                                                               |
|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 99                                                                                                           | Load Hits:                                                                                                                                                                    | 854045                                                                        |
| 100                                                                                                          | Load Misses:                                                                                                                                                                  | 1167207                                                                       |
| 101                                                                                                          | Load Accesses:                                                                                                                                                                | 2021252                                                                       |
| 102                                                                                                          | Load Miss Rate:                                                                                                                                                               | 57.75%                                                                        |
| 103                                                                                                          |                                                                                                                                                                               |                                                                               |
| 104                                                                                                          | Store Hits:                                                                                                                                                                   | 4705229                                                                       |
| 105                                                                                                          | Store Misses:                                                                                                                                                                 | 431964                                                                        |
| 106                                                                                                          | Store Accesses:                                                                                                                                                               | 5137193                                                                       |
| 107                                                                                                          | Store Miss Rate:                                                                                                                                                              | 8.41%                                                                         |
| 108                                                                                                          |                                                                                                                                                                               |                                                                               |
| 109                                                                                                          | Total Hits:                                                                                                                                                                   | 5559274                                                                       |
| 110                                                                                                          | Total Misses:                                                                                                                                                                 | 1599171                                                                       |
| 111                                                                                                          | Total Accesses:                                                                                                                                                               | 7158445                                                                       |
| 112                                                                                                          | Total Miss Rate:                                                                                                                                                              | 22.34%                                                                        |
|                                                                                                              |                                                                                                                                                                               |                                                                               |
| 113                                                                                                          | Flushes:                                                                                                                                                                      | 0                                                                             |
| 113<br>114                                                                                                   | Flushes:<br>Stat Resets:                                                                                                                                                      | 0<br>0                                                                        |
| 113<br>114<br>115                                                                                            | Flushes:<br>Stat Resets:                                                                                                                                                      | 0<br>0                                                                        |
| 113<br>114<br>115<br>116                                                                                     | Flushes:<br>Stat Resets:<br>DTLB 1:                                                                                                                                           | 0<br>0                                                                        |
| 113<br>114<br>115<br>116<br>117                                                                              | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:                                                                                                                             | 0<br>0                                                                        |
| 113<br>114<br>115<br>116<br>117<br>118                                                                       | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:                                                                                                             | 0<br>0<br>158597676<br>45                                                     |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119                                                         | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:                                                                                           | 0<br>0<br>158597676<br>45<br>158597721                                        |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>120                                                  | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:                                                                        | $0\\158597676\\45\\158597721\\0.00\%$                                         |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>120<br>121                                           | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:                                                                        | $0\\158597676\\45\\158597721\\0.00\%$                                         |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>120<br>121<br>122                                    | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:<br>Store Hits:                                                         | 0<br>0<br>158597676<br>45<br>158597721<br>0.00%                               |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>120<br>121<br>122<br>1223                            | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:                                        | 0<br>0<br>158597676<br>45<br>158597721<br>0.00%<br>0<br>0                     |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>120<br>121<br>122<br>123<br>124                      | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:                     | 0<br>0<br>158597676<br>45<br>158597721<br>0.00%<br>0<br>0<br>0                |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>1220<br>1221<br>1222<br>1223<br>1224<br>1225         | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate: | 0<br>0<br>158597676<br>45<br>158597721<br>0.00%<br>0<br>0<br>0<br>0<br>0      |
| 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>1220<br>1221<br>1222<br>1223<br>1224<br>1225<br>1226 | Flushes:<br>Stat Resets:<br>DTLB 1:<br>Load Hits:<br>Load Misses:<br>Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate: | 0<br>0<br>158597676<br>45<br>158597721<br>0.00%<br>0<br>0<br>0<br>0<br>0<br>0 |

```
128 Total Misses:
                           45
129 Total Accesses: 158597721
130 Total Miss Rate: 0.00%
131 Flushes:
                           0
132 Stat Resets:
                             0
134 L1 Data Cache 1:
135 Load Hits: 99947603

        136
        Load
        Misses :
        1975900

137 Load Accesses: 101923503
138 Load Miss Rate: 1.94%
139
140 Store Hits:
                    51726528
                     4947690
141 Store Misses:
142 Store Accesses: 56674218
143 Store Miss Rate: 8.73%
144
145 Total Hits: 151674131
146 Total Misses:
                    6923590
147 Total Accesses: 158597721
148 Total Miss Rate: 4.37%
149 Flushes :
                           0
150 Stat Resets:
                            0
151
152 L2 Data Cache 1:
153 Load Hits:
                     830255
154 Load Misses:
                    1145645
155 Load Accesses: 1975900
156 Load Miss Rate: 57.98%
157
```

## **B. SIMULATION OUTPUT**

| 158                                                                                            | Store Hits:                                                                                                                                                                                                 | 4525207                                                                                       |
|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 159                                                                                            | Store Misses:                                                                                                                                                                                               | 422483                                                                                        |
| 160                                                                                            | Store Accesses:                                                                                                                                                                                             | 4947690                                                                                       |
| 161                                                                                            | Store Miss Rate:                                                                                                                                                                                            | 8.54%                                                                                         |
| 162                                                                                            |                                                                                                                                                                                                             |                                                                                               |
| 163                                                                                            | Total Hits:                                                                                                                                                                                                 | 5355462                                                                                       |
| 164                                                                                            | Total Misses:                                                                                                                                                                                               | 1568128                                                                                       |
| 165                                                                                            | Total Accesses:                                                                                                                                                                                             | 6923590                                                                                       |
| 166                                                                                            | Total Miss Rate:                                                                                                                                                                                            | 22.65%                                                                                        |
| 167                                                                                            | Flushes:                                                                                                                                                                                                    | 0                                                                                             |
| 168                                                                                            | Stat Resets:                                                                                                                                                                                                | 0                                                                                             |
| 169                                                                                            |                                                                                                                                                                                                             |                                                                                               |
| 170                                                                                            | DTLB 2:                                                                                                                                                                                                     |                                                                                               |
| 171                                                                                            | Load Hits:                                                                                                                                                                                                  | 159593926                                                                                     |
| 172                                                                                            | Load Misses:                                                                                                                                                                                                | 43                                                                                            |
|                                                                                                |                                                                                                                                                                                                             |                                                                                               |
| 173                                                                                            | Load Accesses:                                                                                                                                                                                              | 159593969                                                                                     |
| 173<br>174                                                                                     | Load Accesses:<br>Load Miss Rate:                                                                                                                                                                           | $159593969 \\ 0.00\%$                                                                         |
| 173<br>174<br>175                                                                              | Load Accesses:<br>Load Miss Rate:                                                                                                                                                                           | $159593969 \\ 0.00\%$                                                                         |
| 173<br>174<br>175<br>176                                                                       | Load Accesses:<br>Load Miss Rate:<br>Store Hits:                                                                                                                                                            | 159593969<br>0.00%                                                                            |
| 173<br>174<br>175<br>176<br>177                                                                | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:                                                                                                                                           | 159593969<br>0.00%<br>0<br>0                                                                  |
| 173<br>174<br>175<br>176<br>177<br>178                                                         | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:                                                                                                                        | 159593969<br>0.00%<br>0<br>0<br>0<br>0<br>0                                                   |
| 173<br>174<br>175<br>176<br>177<br>178<br>179                                                  | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:                                                                                                    | 159593969<br>0.00%<br>0<br>0<br>0<br>0<br>-nan%                                               |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180                                           | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:                                                                                                    | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%                                                    |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180<br>181                                    | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:                                                                                     | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>159593926                                       |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180<br>181<br>182                             | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:<br>Total Misses:                                                                    | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>159593926<br>43                                 |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180<br>181<br>182<br>183                      | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:<br>Total Misses:<br>Total Accesses:                                                 | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>1595939266<br>43<br>159593969                   |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180<br>181<br>182<br>183<br>184               | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:<br>Total Misses:<br>Total Accesses:<br>Total Miss Rate:                             | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>159593926<br>43<br>159593969<br>0.00%           |
| 173<br>174<br>175<br>176<br>177<br>178<br>179<br>180<br>181<br>182<br>183<br>184<br>185        | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:<br>Total Misses:<br>Total Accesses:<br>Total Miss Rate:<br>Flushes:                 | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>159593926<br>43<br>159593969<br>0.00%<br>0      |
| 173<br>174<br>175<br>176<br>177<br>178<br>180<br>180<br>181<br>182<br>183<br>184<br>185<br>186 | Load Accesses:<br>Load Miss Rate:<br>Store Hits:<br>Store Misses:<br>Store Accesses:<br>Store Miss Rate:<br>Total Hits:<br>Total Misses:<br>Total Accesses:<br>Total Miss Rate:<br>Flushes:<br>Stat Resets: | 159593969<br>0.00%<br>0<br>0<br>0<br>-nan%<br>159593926<br>43<br>159593969<br>0.00%<br>0<br>0 |

```
188 L1 Data Cache 2:
189 Load Hits: 100668087
190 Load Misses: 1930028
<sup>191</sup> Load Accesses: 102598115
192 Load Miss Rate: 1.88%
193
194 Store Hits: 52171348
195 Store Misses: 4824506
196 Store Accesses:
                    56995854
197 Store Miss Rate:
                       8.46\%
198
199 Total Hits:
                   152839435
200 Total Misses:
                      6754534
201 Total Accesses: 159593969
202 Total Miss Rate:
                       4.23\%
203 Flushes:
                            0
204 Stat Resets:
                            0
205
206 L2 Data Cache 2:
207 Load Hits:
                    778062
208 Load Misses:
                    1151966
209 Load Accesses:
                    1930028
210 Load Miss Rate:
                     59.69\%
211
212 Store Hits:
                     4399951
213 Store Misses:
                      424555
214 Store Accesses:
                     4824506
215 Store Miss Rate:
                      8.80\%
216
217 Total Hits:
                      5178013
```

## **B. SIMULATION OUTPUT**

| 218        | Total Misses:                                     | 1576521                     |  |  |  |  |  |  |
|------------|---------------------------------------------------|-----------------------------|--|--|--|--|--|--|
| 219        | Total Accesses:                                   | 6754534                     |  |  |  |  |  |  |
| 220        | Total Miss Rate:                                  | 23.34%                      |  |  |  |  |  |  |
| 221        | Flushes: 0                                        |                             |  |  |  |  |  |  |
| 222        | Stat Resets:                                      | 0                           |  |  |  |  |  |  |
| 223        |                                                   |                             |  |  |  |  |  |  |
| 224        | DTLB 3:                                           |                             |  |  |  |  |  |  |
| 225        | Load Hits:                                        | 164599458                   |  |  |  |  |  |  |
| 226        | Load Misses:                                      | 44                          |  |  |  |  |  |  |
| 227        | Load Accesses:                                    | 164599502                   |  |  |  |  |  |  |
| 228        | Load Miss Rate:                                   | 0.00%                       |  |  |  |  |  |  |
| 229        |                                                   |                             |  |  |  |  |  |  |
| 230        | Store Hits:                                       | 0                           |  |  |  |  |  |  |
| 231        | Store Misses:                                     | 0                           |  |  |  |  |  |  |
| 232        | Store Accesses:                                   | 0                           |  |  |  |  |  |  |
| 233        | Store Miss Rate:                                  | -nan%                       |  |  |  |  |  |  |
| 234        |                                                   |                             |  |  |  |  |  |  |
| 235        | Total Hits:                                       | 164599458                   |  |  |  |  |  |  |
| 236        | Total Misses:                                     | 44                          |  |  |  |  |  |  |
| 237        | Total Accesses:                                   | 164599502                   |  |  |  |  |  |  |
| 238        | Total Miss Rate:                                  | 0.00%                       |  |  |  |  |  |  |
| 239        | Flushes:                                          | 0                           |  |  |  |  |  |  |
| 240        | Stat Resets:                                      | 0                           |  |  |  |  |  |  |
| 241        |                                                   |                             |  |  |  |  |  |  |
| 242        | L1 Data Cache 3:                                  |                             |  |  |  |  |  |  |
| 243        | Load Hits:                                        | 103791118                   |  |  |  |  |  |  |
| 244        |                                                   |                             |  |  |  |  |  |  |
|            | Load Misses:                                      | 2067925                     |  |  |  |  |  |  |
| 245        | Load Misses:<br>Load Accesses:                    | 2067925<br>105859043        |  |  |  |  |  |  |
| 245<br>246 | Load Misses:<br>Load Accesses:<br>Load Miss Rate: | 2067925 $105859043$ $1.95%$ |  |  |  |  |  |  |

```
248 Store Hits:
                     53658600
249 Store Misses:
                      5081859
250 Store Accesses: 58740459
251 Store Miss Rate: 8.65%
252
253 Total Hits:
                    157449718
254 Total Misses:
                     7149784
255 Total Accesses:
                    164599502
256 Total Miss Rate:
                        4.34\%
257 Flushes:
                            0
                            0
258 Stat Resets:
259
260 L2 Data Cache 3:
261 Load Hits:
                     885205
262 Load Misses:
                     1182720
263 Load Accesses:
                      2067925
264 Load Miss Rate:
                      57.19\%
265
266 Store Hits:
                       4651640
267 Store Misses:
                       430219
268 Store Accesses:
                       5081859
269 Store Miss Rate:
                        8.47\%
270
271 Total Hits:
                       5536845
272 Total Misses:
                       1612939
273 Total Accesses:
                       7149784
274 Total Miss Rate:
                        22.56\%
275 Flushes:
                             0
```

276 Stat Resets:

0

Listing B.1: Pintool.out example

## DRAMSim2 .log file

These files contain a DRAM report per EPOCH. The report presents statistical results about the current DRAM state per Rank. For each Rank, at the begining are presented the Total Return Trasactions and an average Bandwidth. Then are listed the Reads, Writes, Latency and Bandwidth (per Bank) and Power Data for that Rank. At the end of a .log file is presented a complete Latency Histogram for all Ranks. A simple example is following:

| 1  | Benchmark: DataCach                                            | ning  | CPU: | Corte | x-A53  | Scenar  | io: 2        | 5 - 75 | Step: |
|----|----------------------------------------------------------------|-------|------|-------|--------|---------|--------------|--------|-------|
|    | 7                                                              |       |      |       |        |         |              |        |       |
| 2  |                                                                |       |      |       |        |         |              |        |       |
| 3  | Printing Statistics [id:0]==================================== |       |      |       |        |         |              |        |       |
| 4  | Total Return Transacti                                         | ons : | 0 (0 | bytes | aggreg | gate av | erage        | bandw  | ridth |
|    | 0.000 MB/s                                                     |       |      |       |        |         |              |        |       |
| 5  | -Rank 0:                                                       |       |      |       |        |         |              |        |       |
| 6  | -Reads : 0 (0 bytes)                                           |       |      |       |        |         |              |        |       |
| 7  | -Writes : 0 (0 bytes)                                          |       |      |       |        |         |              |        |       |
| 8  | -Bandwidth / Latency                                           | (Bank | 0):  | 0.000 | MB/s   | -nan    | s            |        |       |
| 9  | -Bandwidth / Latency                                           | (Bank | 1):  | 0.000 | MB/s   | -nan    | s            |        |       |
| 10 | -Bandwidth / Latency                                           | (Bank | 2):  | 0.000 | MB/s   | -nan    | $\mathbf{S}$ |        |       |
| 11 | -Bandwidth / Latency                                           | (Bank | 3):  | 0.000 | MB/s   | -nan    | $\mathbf{S}$ |        |       |
| 12 | -Bandwidth / Latency                                           | (Bank | 4):  | 0.000 | MB/s   | -nan    | s            |        |       |
| 13 | -Bandwidth / Latency                                           | (Bank | 5):  | 0.000 | MB/s   | -nan    | s            |        |       |
| 14 | -Bandwidth / Latency                                           | (Bank | 6):  | 0.000 | MB/s   | -nan    | s            |        |       |
| 15 | -Bandwidth / Latency (Bank 7): 0.000 MB/s -nan s                                                              |
|----|---------------------------------------------------------------------------------------------------------------|
| 16 | -Bandwidth / Latency (Bank 8): 0.000 MB/s -nan s                                                              |
| 17 | -Bandwidth / Latency (Bank 9): 0.000 MB/s -nan s                                                              |
| 18 | -Bandwidth / Latency (Bank 10): 0.000 MB/s -nan s                                                             |
| 19 | -Bandwidth / Latency (Bank 11): 0.000 MB/s -nan s                                                             |
| 20 | -Bandwidth / Latency (Bank 12): 0.000 MB/s -nan s                                                             |
| 21 | -Bandwidth / Latency (Bank 13): 0.000 MB/s -nan s                                                             |
| 22 | -Bandwidth / Latency (Bank 14): 0.000 MB/s -nan s                                                             |
| 23 | -Bandwidth / Latency (Bank 15): 0.000 MB/s -nan s                                                             |
| 24 | — Power Data for Rank 0                                                                                       |
| 25 | Average Power (mW) : 0.000                                                                                    |
| 26 | -Background (mW) : 0.000                                                                                      |
| 27 | -Act/Pre (mW) : 0.000                                                                                         |
| 28 | -Burst (mW) : 0.000                                                                                           |
| 29 | -Refresh (mW) : 0.000                                                                                         |
| 30 |                                                                                                               |
| 31 | = Pending Transactions : $0 (0)$ =                                                                            |
| 32 | Channel [0]                                                                                                   |
| 33 | $  \ {\tt Benchmark: DataCaching} \   \ {\tt CPU: Cortex-A53} \   \ {\tt Scenario: 25-75} \   \ {\tt Step: }$ |
|    | 7                                                                                                             |
| 34 |                                                                                                               |
| 35 | Printing Statistics [id:0]                                                                                    |
| 36 | Total Return Transactions : $1636284$ ( $104722176$ bytes) aggregate                                          |
|    | average bandwidth $118.353 MB/s$                                                                              |
| 37 | $-\mathrm{Rank}$ 0 :                                                                                          |
| 38 | -Reads : 1196027 (76545728 bytes)                                                                             |
| 39 | -Writes : 440257 (28176448 bytes)                                                                             |
| 40 | -Bandwidth / Latency (Bank 0): 7.488 MB/s 34040.604 s                                                         |
| 41 | -Bandwidth / Latency (Bank 1): 7.436 MB/s 33998.760 s                                                         |
| 42 | -Bandwidth / Latency (Bank 2): 7.410 MB/s 34029.888 s                                                         |

## **B. SIMULATION OUTPUT**

| $_{\rm 43}$ –Bandwidth / Latency (Bank 3): 7.356 MB/ | s $33996.971$ s          |  |  |
|------------------------------------------------------|--------------------------|--|--|
| $_{44}$ -Bandwidth / Latency (Bank 4): 7.343 MB/     | s 34047.424 s            |  |  |
| $_{45}$ –Bandwidth / Latency (Bank 5): 7.287 MB/     | s = 34035.362 s          |  |  |
| 46 -Bandwidth / Latency (Bank 6): 7.350 MB/          | s $34057.701$ s          |  |  |
| 47 -Bandwidth / Latency (Bank 7): 7.413 MB/          | s 34086.468 s            |  |  |
| 48 -Bandwidth / Latency (Bank 8): 7.364 MB/          | s 34009.594 s            |  |  |
| 49 -Bandwidth / Latency (Bank 9): 7.425 MB/          | s 34010.433 s            |  |  |
| 50 -Bandwidth / Latency (Bank 10): 7.513 ME          | 3/s 34044.460 s          |  |  |
| 51 -Bandwidth / Latency (Bank 11): 7.411 ME          | 3/s $34054.859$ s        |  |  |
| 52 -Bandwidth / Latency (Bank 12): 7.378 ME          | $3/{ m s}$ $34092.583$ s |  |  |
| 53 -Bandwidth / Latency (Bank 13): 7.337 ME          | 3/s $34075.726$ s        |  |  |
| 54 -Bandwidth / Latency (Bank 14): 7.379 ME          | 3/s $34171.051$ s        |  |  |
| 55 -Bandwidth / Latency (Bank 15): 7.464 ME          | 3/s $34069.420$ s        |  |  |
| 56 — Power Data for Rank 0                           |                          |  |  |
| 57 Average Power (mW) : 1022.263                     |                          |  |  |
| 58 – Background (mW) : 983.599                       |                          |  |  |
| <sup>59</sup> - Act / Pre (mW) : 13.160              |                          |  |  |
| 60 - Burst (mW) : 23.494                             |                          |  |  |
| <sub>61</sub> -Refresh (mW) : 2.009                  |                          |  |  |
| 62 Latency list (28)                                 |                          |  |  |
| 63 [lat] : #                                         |                          |  |  |
| $_{64}$ $[20\!-\!29]$ : 205                          |                          |  |  |
| $_{65}$ $[30-39]$ : 1120626                          |                          |  |  |
| $_{66}$ $[40 - 49]$ : 39903                          |                          |  |  |
| $_{67}$ $[50-59]$ : $6047$                           |                          |  |  |
| $68 \ [60-69] \ : \ 6657$                            |                          |  |  |
| 69 $[70-79]$ : 2554                                  |                          |  |  |
| $_{70}$ [80-89] : 4143                               |                          |  |  |
| $_{71}$ $[90-99]$ : 1732                             |                          |  |  |
| $_{72}$ $[100-109]$ : 1427                           |                          |  |  |

```
73 [110-119] : 1385
_{74} [120-129] : 1295
_{75} [130-139] : 1152
  [140 - 149] : 1150
76
  [150 - 159] : 1766
77
  [160 - 169] : 1304
78
  [170 - 179] : 1290
79
  [180 - 189] : 1412
80
  [190 - 199] : 1195
81
  [200 - 209] : 274
82
83 [210-219] : 108
84 [220 - 229] : 233
85 [230-239] : 48
  [240 - 249] : 102
86
_{87} [250 - 259] : 13
  [260 - 269] : 3
88
  [270 - 279] : 1
89
  [290 - 299] : 1
90
  [310 - 319] : 1
91
92
93 = Pending Transactions : 0 (992751922)==
94 //// Channel [0] ////
```

Listing B.2: DRAMSim2.out example

## Bibliography

- [1] Robert Barnes. "Best Practices for Benchmarking and Performance Analysis in the Cloud (ENT305)". In: Amazon Web Services, 2013. URL: http: //www.slideshare.net/AmazonWebServices/best-practices-forbenchmarking-and-performance-analysis-in-the-cloud-ent305-awsreinvent-2013-28437412?qid=15d7ec92-5db7-48d5-a764-01290a9021c4.
- [2] Andrew R Bernat and Barton P Miller. "Anywhere, any-time binary instrumentation". In: Proceedings of the 10th ACM SIGPLAN-SIGSOFT workshop on Program analysis for software tools. ACM. 2011, pp. 9–16.
- [3] Derek Bruening. QZ: Dynamorio: Dynamic instrumentation tool platform.
- [4] K Chandrasekaran. Essentials of cloud computing. CRC Press, 2014.
- [5] Gal Diskin. "Binary Instrumentation for Security Professionals". In: Intel. Blackhat USA (2011).
- [6] Robert Demming & Daniel J. Duffy. Introduction to the Boost C++ Libraries; Volume I - Foundations. Datasim Education BV, 2010. ISBN: 9789491028014.
- [7] Karthi Duraisamy and Goutam Das. "WMRD net: An Optical Data Center Interconnect". In: Optical Fiber Communication Conference/National Fiber Optic Engineers Conference 2013. Optical Society of America, 2013,

OTu3H.3. DOI: 10.1364/OFC.2013.OTu3H.3. URL: http://www.osapublishing. org/abstract.cfm?URI=OFC-2013-OTu3H.3.

- [8] D. Evdokimov. Light and dark side of code instrumentation. 2013.
- [9] Suhaib A Fahmy, Kizheppatt Vipin, and Shanker Shreejith. "Virtualized FPGA accelerators for efficient cloud computing". In: *Cloud Computing Technology and Science (CloudCom), 2015 IEEE 7th International Conference on.* IEEE. 2015, pp. 430–435.
- [10] Michael Ferdman et al. "Clearing the clouds: a study of emerging scale-out workloads on modern hardware". In: ACM SIGPLAN Notices. Vol. 47. 4. ACM. 2012, pp. 37–48.
- [11] Robert E Filman and Klaus Havelund. Source-code instrumentation and quantification of events. 2002.
- [12] Sangjin Han et al. "Network support for resource disaggregation in nextgeneration datacenters". In: Proceedings of the Twelfth ACM Workshop on Hot Topics in Networks. ACM. 2013, p. 10.
- [13] Aamer Jaleel et al. "CMPSim: A Pin-based on-the-fly multi-core cache simulator". In: Proceedings of the Fourth Annual Workshop on Modeling, Benchmarking and Simulation (MoBS), co-located with ISCA. 2008, pp. 28–36.
- [14] D. I. Jeon and K. S. Chung. "CasHMC: A Cycle-Accurate Simulator for Hybrid Memory Cube". In: *IEEE Computer Architecture Letters* 16.1 (Jan. 2017), pp. 10–13. ISSN: 1556-6056. DOI: 10.1109/LCA.2016.2600601.

- [15] Johnls. Dynamic vs. Static Instrumentation @ONLINE. Nov. 2006. URL: https://blogs.msdn.microsoft.com/johnls/2006/11/15/dynamic-vsstatic-instrumentation/.
- [16] K. Katrinis et al. "On interconnecting and orchestrating components in disaggregated data centers: The dReDBox project vision". In: 2016 European Conference on Networks and Communications (EuCNC). June 2016, pp. 235–239. DOI: 10.1109/EuCNC.2016.7561039.
- K. Katrinis et al. "Rack-scale disaggregated cloud data centers: The dReD-Box project vision". In: 2016 Design, Automation Test in Europe Conference Exhibition (DATE). Mar. 2016, pp. 690–695.
- Y. Kim, W. Yang, and O. Mutlu. "Ramulator: A Fast and Extensible DRAM Simulator". In: *IEEE Computer Architecture Letters* 15.1 (Jan. 2016), pp. 45– 49. ISSN: 1556-6056. DOI: 10.1109/LCA.2015.2414456.
- [19] J. D. Leidel and Y. Chen. "HMC-Sim-2.0: A Simulation Platform for Exploring Custom Memory Cube Operations". In: 2016 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW). May 2016, pp. 621–630. DOI: 10.1109/IPDPSW.2016.43.
- [20] Kevin Lim et al. "Disaggregated memory for expansion and sharing in blade servers". In: ACM SIGARCH Computer Architecture News. Vol. 37. 3. ACM. 2009, pp. 267–278.
- [21] Kevin Lim et al. "System-level implications of disaggregated memory". In: High Performance Computer Architecture (HPCA), 2012 IEEE 18th International Symposium on. IEEE. 2012, pp. 1–12.

- [22] Chi-Keung Luk et al. "Pin: building customized program analysis tools with dynamic instrumentation". In: Acm sigplan notices. Vol. 40. 6. ACM. 2005, pp. 190–200.
- Hugo Meyer et al. "Disaggregated Computing. An Evaluation of Current Trends for Datacentres". In: *Proceedia Computer Science* 108 (2017), pp. 685– 694.
- [24] Nicholas Nethercote and Julian Seward. "Valgrind: A program supervision framework". In: *Electronic notes in theoretical computer science* 89.2 (2003), pp. 44–66.
- [25] Tapti Palit, Yongming Shen, and Michael Ferdman. "Demystifying cloud benchmarking". In: Performance Analysis of Systems and Software (ISPASS), 2016 IEEE International Symposium on. IEEE. 2016, pp. 122–132.
- [26] Orion Papadakis. Memory System Evaluation of Disaggregated High Performance Parallel Systems. 2017.
- [27] Vijay Janapa Reddi et al. "PIN: A Binary Instrumentation Tool for Computer Architecture Research and Education". In: Proceedings of the 2004 Workshop on Computer Architecture Education: Held in Conjunction with the 31st International Symposium on Computer Architecture. WCAE '04. Munich, Germany: ACM, 2004. ISBN: 978-1-4503-4733-4. DOI: 10.1145/1275571.1275600. URL: http://doi.acm.org/10.1145/1275571.1275600.
- [28] Paul Rosenfeld, Elliott Cooper-Balis, and Bruce Jacob. "DRAMSim2: A cycle accurate memory system simulator". In: *IEEE Computer Architecture Letters* 10.1 (2011), pp. 16–19.

- [29] Open Source. "Dyninst: An application program interface (api) for runtime code generation". In: Online, http://www. dyninst. org ().
- [30] Gregory T. Sullivan et al. "Dynamic Native Optimization of Interpreters". In: Proceedings of the 2003 Workshop on Interpreters, Virtual Machines and Emulators. IVME '03. San Diego, California: ACM, 2003, pp. 50-57. ISBN: 1-58113-655-2. DOI: 10.1145/858570.858576. URL: http://doi.acm.org/ 10.1145/858570.858576.
- [31] Gang-Ryung Uh et al. "Analyzing dynamic binary instrumentation overhead". In: WBIA Workshop at ASPLOS. 2006.
- [32] Georgios S. Zervas et al. "Disaggregated Compute, Memory and Network Systems: A New Era for Optical Data Centre Architectures". In: Optical Fiber Communication Conference. Optical Society of America, 2017, W3D.4.
   DOI: 10.1364/OFC.2017.W3D.4. URL: http://www.osapublishing.org/ abstract.cfm?URI=OFC-2017-W3D.4.