Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

Least-squares iterative solution on a fixed-size VLSI architecture

T. S. Papatheodorou, Papadopoulou Eleni

Simple record


URIhttp://purl.tuc.gr/dl/dias/15FC95C4-8755-4EFC-AEE9-07495E93EEF8-
Languageen-
TitleLeast-squares iterative solution on a fixed-size VLSI architectureen
CreatorT. S. Papatheodorouen
CreatorPapadopoulou Elenien
CreatorΠαπαδοπουλου Ελενηel
PublisherSpringer Linken
Content SummaryThe VLSI implementation of the Accelerated Overrelaxation (AOR) method, when used for the accurate computation of the least-squares solutions of overdetermined systems, is the problem addressed here. As the size of this computational task is usually very large, we use space-time domain expansion techniques to partition the computation and map it onto a fixed size VLSI architecture.en
Type of ItemPeer-Reviewed Journal Publicationen
Type of ItemΔημοσίευση σε Περιοδικό με Κριτέςel
Licensehttp://creativecommons.org/licenses/by/4.0/en
Date of Item2015-10-20-
Date of Publication2005-
Bibliographic CitationLeast Squares Iterative Solution on a Fixed Size VLSI Architecture , E.P. Papadopoulou, T.S. Papatheodorou, Springer Verlag Lecture Notes in Computer Science, Vol.297, pp. 914-925. May 2005en

Services

Statistics