Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

Implementing a Run-Time System Manager on partially reconfigurable FPGA systems

Charitopoulos Georgios

Simple record


URIhttp://purl.tuc.gr/dl/dias/2F1FEB64-904F-4FD5-9E88-2C74864CE3A3-
Identifierhttps://doi.org/10.26233/heallink.tuc.51214-
Languageen-
Extent3,5 megabytesen
Title Implementing a Run-Time System Manager on partially reconfigurable FPGA systemsen
CreatorCharitopoulos Georgiosen
CreatorΧαριτοπουλος Γεωργιοςel
Contributor [Thesis Supervisor]Pnevmatikatos Dionysiosen
Contributor [Thesis Supervisor]Πνευματικατος Διονυσιοςel
Contributor [Committee Member]Dollas Apostolosen
Contributor [Committee Member]Δολλας Αποστολοςel
Contributor [Committee Member]Papaefstathiou Ioannisen
Contributor [Committee Member]Παπαευσταθιου Ιωαννηςel
PublisherΠολυτεχνείο Κρήτηςel
PublisherTechnical University of Creteen
Academic UnitTechnical University of Crete::School of Electronic and Computer Engineeringen
Academic UnitΠολυτεχνείο Κρήτης::Σχολή Ηλεκτρονικών Μηχανικών και Μηχανικών Υπολογιστώνel
DescriptionΜεταπτυχιακή Εργασίαel
Content SummaryThe last few years FPGAs have penetrated the mainstream and have experienced wide usage through the users. Also the concept of reconfigurable computing has benefited numerous application domains, with FPGAs being the stronger representative of that. Partial reconfiguration technology can leverage these systems by swapping in and out task modules in an operating-system fashion. A task can be downloaded upon arrival or when needed, during the system operation. To this direction one of the most important parts of said embedded system is the Run Time System Manager. Despite the fact that, during recent years, many Run Time System Managers have been proposed, very few of them have been implemented on a realistic FPGA system. Moreover due to the vast collection of platforms utilizing reconfigurable logic and their differences the realization of the RTSM on these machines becomes a highly customized process. Thus the RTSM has to be as generic as possible in order to make it easier for the user to implement our RTSM in different reconfigurable platforms. In this thesis we present the design and implementation of an RTSM we have crafted that operates and manages multiple reconfigurable platforms created by different vendors (albeit, all using Xilinx Virtex 5, 6, and Zynq series). We present the difficulties and the design choices we had to make for the realization of our RTSM on each different platform. The RTSM is extended in order to be compared with a high level parallelism model, thus displaying the high generic and customizable fashion of our RTSM. Finally we evaluate our designs with different applications and assess the advantages and disadvantages of the applications chosen and their implementations to the respective platform.en
Type of ItemΜεταπτυχιακή Διατριβήel
Type of ItemMaster Thesisen
Licensehttp://creativecommons.org/licenses/by/4.0/en
Date of Item2015-10-27-
Date of Publication2015-
SubjectSchedulersen
SubjectST Microelectronicsen
SubjectField programmable logic arraysen
SubjectFPGAsen
Subjectfield programmable gate arraysen
Subjectfield programmable logic arraysen
Subjectfpgasen
SubjectPartial reconfigurationen
SubjectRun-Time System Manageren
Bibliographic CitationGeorgios Charitopoulos, " Implementing a Run-Time System Manager on partially reconfigurable FPGA systems", Master Thesis, School of Electronic and Computer Engineering, Technical University of Crete, Chania, Greece, 2015en

Available Files

Services

Statistics