Ιδρυματικό Αποθετήριο
Πολυτεχνείο Κρήτης
EN  |  EL

Αναζήτηση

Πλοήγηση

Ο Χώρος μου

Predicting and precluding problems with memory latency

Boland K. , Dollas Apostolos

Πλήρης Εγγραφή


URI: http://purl.tuc.gr/dl/dias/4DE6CF6C-8F88-4CBA-8267-0DFA1D2291B9
Έτος 1994
Τύπος Δημοσίευση σε Περιοδικό με Κριτές
Άδεια Χρήσης
Λεπτομέρειες
Βιβλιογραφική Αναφορά K. Boland and A. Dollas, "Predicting and precluding problems with memory latency", IEEE Micro, vol. 14, no. 4, pp. 59-67, Aug. 1994. doi:10.1109/40.296166 https://doi.org/10.1109/40.296166
Εμφανίζεται στις Συλλογές

Περίληψη

By examining the rate at which successive generations of processor and DRAM cycle times have been diverging over time, we can track the latency problem of computer memory systems. Our research survey starts with the fundamentals of single-level caches and moves to the need for multilevel cache hierarchies. We look at some of the current techniques for boosting cache performance, especially compiler-based methods for code restructuring and instruction and data prefetching. These two areas will likely yield improvements for a much larger domain of applications in the future.

Υπηρεσίες

Στατιστικά