Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

The evolution of instruction sequencing

Krick R. F., Dollas Apostolos

Full record


URI: http://purl.tuc.gr/dl/dias/922B0612-5A30-4685-AD37-4EBF6CF87BC5
Year 1991
Type of Item Peer-Reviewed Journal Publication
License
Details
Bibliographic Citation R. Krick and A. Dollas, "The evolution of instruction sequencing", IEEE Comput., vol. 24, no. 4, pp. 5-15, Apr. 1991. doi:10.1109/2.76259 https://doi.org/10.1109/2.76259
Appears in Collections

Summary

The three distinct phases that constitute the sequencing of an instruction are determining the memory address that contains the instruction, fetching the instruction from memory, and executing the instruction. The evolution of instruction sequencing is traced, with attention focused on the influence of the available technology on the minimum time required for each of these phases and the resulting design decisions. Rather than absolute system performance. the interrelationship of these critical parameters is examined. Memory bandwidth, instruction buffers, caches, and the impact of reduced-instruction-set computers (RISCs) are discussed. Recent innovations are described, and the options and constraints that designers face with respect to future developments are evaluated.

Services

Statistics