Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

Efficient testbench code synthesis for a hardware emulator system

Papaefstathiou Ioannis, Mavroidis I.

Full record


URI: http://purl.tuc.gr/dl/dias/97A6B452-788F-4C2B-A356-B763BC46720B
Year 2007
Type of Item Conference Full Paper
License
Details
Bibliographic Citation I. Papaefstathiou, I. Mavroidis, "Efficient Testbench Code Synthesis for a Hardware Emulator System," in Design, Automation and Test in Europe Conference and Exhibition, 2007, pp. 1 - 6. doi: 10.1109/DATE.2007.364405 https://doi.org/10.1109/DATE.2007.364405
Appears in Collections

Summary

The rising complexity of modern embedded systems is causing a significant increase in the verification effort required by hardware designers and software developers, leading to the "design verification crisis ", as it is known among engineers. Today's verification challenges require powerful testbenches and high-performance simulation solutions such as Hardware Simulation Accelerators and Hardware Emulators that have been in use in hardware and electronic system design centers for approximately the last decade. In particular, in order to accelerate functional simulation, hardware emulation is used so as to offload calculation-intensive tasks from the software simulator. However, the communication overhead between the software simulator and hardware emulator is becoming a new critical bottleneck. We tackle this problem by partitioning the code running on the software simulator into two sections: the testbench HDL (hardware description language) code that communicates directly with the design under test (DUT) and the rest C-like testbench code. The former section is transformed into synthesizable code while the latter runs in a general purpose CPU. Our experiments demonstrate that the proposed method reduces the communication overhead by a factor of about 5 compared to a conventional hardware emulated simulation

Services

Statistics