Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

A buffered crossbar-based chip interconnection framework supporting quality of service

Papaefstathiou Ioannis, Kornaros Georgios, Chrysos Nikolaos

Full record


URI: http://purl.tuc.gr/dl/dias/2B05886A-D60C-4117-BAAA-37747E818594
Year 2007
Type of Item Conference Full Paper
License
Details
Bibliographic Citation I. Papaefstathiou, G. Kornaros, N. Chrysos, "A buffered crossbar-based chip interconnection framework supporting quality of service," in 17th ACM Great Lakes symposium on VLSI, 2007, pp. 90-95 . doi: 10.1145/1228784.1228810 https://doi.org/10.1145/1228784.1228810
Appears in Collections

Summary

As Systems-on-a-Chip (SoCs) become larger, the problem of interconnecting the various subsystems becomes more complicated. In this framework, certain alternatives to the standard buses, based on Network Technologies, have emerged as innovative approaches for SoC's interconnect. One of the main advantages of such an alternative, is that it can offer certain Quality of Service (QoS) over the internal cross-connects while at the same time it supports higher transfer rates than the existing on-chip buses. This paper presents the first chip interconnection architecture, which is based on a buffered crossbar switch. The main advantage of the proposed system is that it efficiently supports different priority levels; it also provides several Gigabits per Second of aggregate bandwidth, while it introduces very low latency. Moreover, the hardware complexity of this highly scalable scheme is minimal. All those facts make this framework ideal for SoCs that contain IP cores with diverse speed/throughput requirements.

Services

Statistics