Ιδρυματικό Αποθετήριο
Πολυτεχνείο Κρήτης
EN  |  EL

Αναζήτηση

Πλοήγηση

Ο Χώρος μου

Titan II : An IPComp processor for 10Gbit/sec networks

Papaefstathiou Ioannis

Απλή Εγγραφή


URIhttp://purl.tuc.gr/dl/dias/59B2DB62-0012-477D-8859-FBCD9D138995-
Αναγνωριστικόhttps://doi.org/10.1109/ISVLSI.2003.1183479-
Γλώσσαen-
Μέγεθος2 pagesen
ΤίτλοςTitan II : An IPComp processor for 10Gbit/sec networksen
ΔημιουργόςPapaefstathiou Ioannisen
ΔημιουργόςΠαπαευσταθιου Ιωαννηςel
ΕκδότηςInstitute of Electrical and Electronics Engineersen
ΠερίληψηAs it has already been proved, link layer compression is very effective when used in packet networks. In particular, IP payload compression is especially useful when encryption is applied to the network packets. Encrypting the IP packets causes the data to be random in nature, rendering compression at lower protocol layers. As a result, and since it is believed encryption will be applied to the vast majority of IP networks in the near future, we claim that an IP packet compressor will be required for taking full advantage of the capabilities of the future networks. However one of the major problems with such network compression schemes, is that there should exist hardware modules capable of compressing the network streams up to the speed of the state-of-the-art links. In this paper we present such a hardware compressor/decompressor core that can work at speeds up to 10Gb/sec it is fairly inexpensive and can very easily be plugged into an existing network node without causing any side effects. The presented design can be easily incorporated in a network System-on-a-Chip (Soc).en
ΤύποςΠλήρης Δημοσίευση σε Συνέδριοel
ΤύποςConference Full Paperen
Άδεια Χρήσηςhttp://creativecommons.org/licenses/by/4.0/en
Ημερομηνία2015-11-16-
Ημερομηνία Δημοσίευσης2003-
Βιβλιογραφική ΑναφοράI. Papaefstathiou, "Titan II: an IPComp processor for 10Gbit/sec networks," in IEEE Computer Society Annual Symposium on VLSI, 2003, pp. 234 - 235. doi: 10.1109/ISVLSI.2003.1183479en

Διαθέσιμα αρχεία

Υπηρεσίες

Στατιστικά