Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

Scheduling components for multi-gigabit network SoCs

Papaefstathiou Ioannis, Kornaros Georgios, Orphanoudakis T., Leligou H., Perissakis S., Zervos N.

Simple record


URIhttp://purl.tuc.gr/dl/dias/799BB9F4-7DC2-4D7C-8D4C-2926E353D7AA-
Identifierhttp://users.uop.gr/~fanis/html_files/pdf_files/papers/Conferences/C16_spie03_NPUsched.pdf-
Languageen-
TitleScheduling components for multi-gigabit network SoCsen
CreatorPapaefstathiou Ioannisen
CreatorΠαπαευσταθιου Ιωαννηςel
CreatorKornaros Georgiosen
CreatorΚορναρος Γεωργιοςel
CreatorOrphanoudakis T.en
CreatorLeligou H.en
CreatorPerissakis S.en
CreatorZervos N.en
Content SummaryTo meet the demand for higher performance, flexibility, and economy in today's state-of-the-art networks, great emphasis is placed on unconventional hardware architectures of network processors. This paper analyzes the problem of processor internal resource and traffic management and proposes a programmable scheduler architecture implemented in a novel protocol processor (PRO3) that deals with the above problems in an integrated way. We briefly outline the architecture of the protocol processor and we support that the innovative scheduling scheme integrated in PR03 is, in general, crucial for network Systems-on-Chip (SoCs) since it makes it feasible to use external memories for scheduling and still accommodate multi-gigabit network speeds. Extensions to the PRO3 scheduler's architecture are discussed that lead to efficient integration of the component to different network processor architectures at a similar cost. Its beneficial features are easy hardware implementation, low memory bandwidth requirements and high flexibility so as to support multiple service disciplines in a programmable way, thousands of flows and even perform different scheduling tasks.en
Type of ItemΠλήρης Δημοσίευση σε Συνέδριοel
Type of ItemConference Full Paperen
Licensehttp://creativecommons.org/licenses/by/4.0/en
Date of Item2015-11-16-
Date of Publication2003-
Bibliographic CitationT. Orphanoudakis, G. Kornaros, H. Leligou, I. Papaefstathiou, S. Perissakis, N. Zervos. (2003,May). Scheduling components for multi-gigabit network SoCs. Presented at 2003 SPIE First International Symposium on Microtechnologies for the New Millennium. [Online]. Available: http://users.uop.gr/~fanis/html_files/pdf_files/papers/Conferences/C16_spie03_NPUsched.pdfen

Available Files

Services

Statistics