Το έργο με τίτλο An FPGA-based sudoku solver based on simulated annealing methods από τον/τους δημιουργό/ούς Malakonakis Pavlos, Smerdis Miltiadis, Sotiriadis Evripidis, Dollas Apostolos διατίθεται με την άδεια Creative Commons Αναφορά Δημιουργού 4.0 Διεθνές
Βιβλιογραφική Αναφορά
P. Malakonakis, M. Smerdis, E. Sotiriades and A. Dollas, "An FPGA-based Sudoku Solver based on Simulated Annealing methods," in International Conference on Field-Programmable Technology, 2009, pp. 522-525. doi: 10.1109/FPT.2009.5377608
https://doi.org/10.1109/FPT.2009.5377608
The Sudoku simulated annealing solver -SSAS is a probabilistic Sudoku solver. The general design is capable of solving a Sudoku board of order up to fifteen (15 Ã 15 Ã 15 Ã 15). It has been designed and fully implemented on a Xilinx Virtex II Pro - based Digilent XUP board. The solver has a serial-port interface to download problems and upload results to a personal computer, according to the specifications of the relevant competition of the 2009 International Conference on Field Programmable Technology (FPT). The SSAS has solved in actual hardware Sudoku puzzles of up to order 12 within the competition-imposed time limits.