Το έργο με τίτλο A compact model for static and dynamic operation of symmetric double-gate junction FETs από τον/τους δημιουργό/ούς Makris Nikolaos, Bucher Matthias, Jazaeri, Farzan 1984-, Sallese, Jean-Michel 1964- διατίθεται με την άδεια Creative Commons Αναφορά Δημιουργού 4.0 Διεθνές
Βιβλιογραφική Αναφορά
N. Makris, M. Bucher, F. Jazaeri and J. M. Sallese "A compact model for static and dynamic operation of symmetric double-gate junction FETs," in 48th European Solid-State Device Research Conference, pp. 238-241, 2018. doi: 10.1109/ESSDERC.2018.8486848
https://doi.org/10.1109/ESSDERC.2018.8486848
The present work describes a novel charge-based compact model of the symmetric double-gate junction field effect transistor (DG JFET) for circuit simulation. The model is physics-based and addresses static and capacitive behavior of the JFET. The model covers all regions of device operation of the depletion mode JFET, relies only on physical and electrical parameters of the device, and includes short-channel effects. The model is validated with respect to TCAD simulation as well as with respect to measurements from JFETs. The model is implemented in SPICE circuit simulators using Verilog-A based code.