Institutional Repository
Technical University of Crete
EN  |  EL

Search

Browse

My Space

Implementation and evaluation of dynamic partial reconfiguration techniques on cryptographic algorithms

Kasabalis Vasileios

Simple record


URIhttp://purl.tuc.gr/dl/dias/B8E60BAC-1C33-4023-AFBF-27A5DD9AA5D3-
Identifierhttps://doi.org/10.26233/heallink.tuc.25751-
Languageen-
Extent54 pagesen
TitleImplementation and evaluation of dynamic partial reconfiguration techniques on cryptographic algorithmsen
CreatorKasabalis Vasileiosen
CreatorΚασαμπαλης Βασιλειοςel
Contributor [Thesis Supervisor]Pnevmatikatos Dionysiosen
Contributor [Thesis Supervisor]Πνευματικατος Διονυσιοςel
Contributor [Committee Member]Dollas Apostolosen
Contributor [Committee Member]Δολλας Αποστολοςel
Contributor [Committee Member]Koutroulis Eftychiosen
Contributor [Committee Member]Κουτρουλης Ευτυχιοςel
PublisherΠολυτεχνείο Κρήτηςel
PublisherTechnical University of Creteen
Academic UnitΠολυτεχνείο Κρήτης::Σχολή Ηλεκτρονικών Μηχανικών και Μηχανικών Υπολογιστών::Τομέας Ηλεκτρονικής και Αρχιτεκτονικής Υπολογιστών::Εργαστήριο Μικροεπεξεργαστών και Υλικούel
Content SummaryIn recent years the advantages of reconfigurable computing have make FPGAs important parts of many applications. One interesting characteristic of FPGAs is their ability to change parts of the design that runs on them dynamically. This procedure is called Partial Reconfiguration (PR). One disadvantage of PR is that sometimes it takes too much time to be completed and for real-time applications it has to be able to be executed fast. The purpose of this thesis is the implementation of designs that can perform PR with high throughput. When a reconfiguration is taken place a partial bitstream file must be transferred from a memory where it is stored to the reconfiguration memory of the FPGA. This transfer can be executed by software code that runs on a processor (e.g. PowerPC or MicroBlaze) or by hardware. For this thesis several designs were implemented, each one uses one of these methods to transfer the partial bitstream and a deferent memory where the partial bitstreams are stored. The memories that were used on these designs were a Compact Flash, a DDR2 SDRAM and a SRAM. The final result was a design that can perform PR with high throughput.en
Type of ItemΔιπλωματική Εργασίαel
Type of ItemDiploma Worken
Licensehttp://creativecommons.org/licenses/by-nc-nd/4.0/en
Date of Item2015-05-25-
Date of Publication2014-
SubjectAdaptive computingen
SubjectConfigurable computing systemsen
SubjectReconfigurable computing systemsen
Subjectadaptive computing systemsen
Subjectadaptive computingen
Subjectconfigurable computing systemsen
Subjectreconfigurable computing systemsen
Bibliographic CitationΚασαμπαλής Βασίλειος, "Implementation and evaluation of dynamic partial reconfiguration techniques on cryptographic algorithms", Διπλωματική Εργασία, Τμήμα Ηλεκτρονικών Μηχανικών και Μηχανικών Υπολογιστών, Πολυτεχνείο Κρήτης, 2015.el
Bibliographic CitationVasileios Kasabalis, "Implementation and evaluation of dynamic partial reconfiguration techniques on cryptographic algorithms", Diploma Work, School of Electronic Computer Engineering, Technical University of Crete, Chania, Greece, 2014el

Available Files

Services

Statistics